blob: 9496ec4999f6578290549069a571408e765f6f12 [file] [log] [blame]
Soren Brinkmann76fcae32016-03-06 20:16:27 -08001/*
2 * Copyright (c) 2014-2016, ARM Limited and Contributors. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#ifndef __ZYNQMP_DEF_H__
32#define __ZYNQMP_DEF_H__
33
34#include <common_def.h>
35
36/* Firmware Image Package */
37#define ZYNQMP_PRIMARY_CPU 0
38
39/* Memory location options for Shared data and TSP in ZYNQMP */
40#define ZYNQMP_IN_TRUSTED_SRAM 0
41#define ZYNQMP_IN_TRUSTED_DRAM 1
42
43/*******************************************************************************
44 * ZYNQMP memory map related constants
45 ******************************************************************************/
Soren Brinkmann76fcae32016-03-06 20:16:27 -080046/* Aggregate of all devices in the first GB */
47#define DEVICE0_BASE 0xFF000000
48#define DEVICE0_SIZE 0x00E00000
49#define DEVICE1_BASE 0xF9000000
50#define DEVICE1_SIZE 0x01000000
51
52/* For cpu reset APU space here too 0xFE5F1000 CRF_APB*/
53#define CRF_APB_BASE 0xFD1A0000
54#define CRF_APB_SIZE 0x00600000
55
56/* CRF registers and bitfields */
57#define CRF_APB_RST_FPD_APU (CRF_APB_BASE + 0X00000104)
58
59#define CRF_APB_RST_FPD_APU_ACPU_RESET (1 << 0)
60#define CRF_APB_RST_FPD_APU_ACPU_PWRON_RESET (1 << 10)
61
62/* CRL registers and bitfields */
63#define CRL_APB_BASE 0xFF5E0000
64#define CRL_APB_RPLL_CTRL (CRL_APB_BASE + 0x30)
65#define CRL_APB_TIMESTAMP_REF_CTRL (CRL_APB_BASE + 0x128)
Soren Brinkmannb43d9432016-04-18 11:49:42 -070066#define CRL_APB_BOOT_MODE_USER (CRL_APB_BASE + 0x200)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080067#define CRL_APB_RESET_CTRL (CRL_APB_BASE + 0x218)
68
69#define CRL_APB_TIMESTAMP_REF_CTRL_CLKACT_BIT (1 << 24)
70
71#define CRL_APB_RPLL_CTRL_BYPASS (1 << 3)
72
73#define CRL_APB_RESET_CTRL_SOFT_RESET (1 << 4)
74
Soren Brinkmannb43d9432016-04-18 11:49:42 -070075#define CRL_APB_BOOT_MODE_MASK (0xf << 0)
76#define ZYNQMP_BOOTMODE_JTAG 0
77
Soren Brinkmann76fcae32016-03-06 20:16:27 -080078/* system counter registers and bitfields */
79#define IOU_SCNTRS_BASE 0xFF260000
80#define IOU_SCNTRS_CONTROL (IOU_SCNTRS_BASE + 0)
81#define IOU_SCNTRS_BASEFREQ (IOU_SCNTRS_BASE + 0x20)
82
83#define IOU_SCNTRS_CONTROL_EN (1 << 0)
84
85/* APU registers and bitfields */
86#define APU_BASE 0xFD5C0000
87#define APU_CONFIG_0 (APU_BASE + 0x20)
88#define APU_RVBAR_L_0 (APU_BASE + 0x40)
89#define APU_RVBAR_H_0 (APU_BASE + 0x44)
90#define APU_PWRCTL (APU_BASE + 0x90)
91
92#define APU_CONFIG_0_VINITHI_SHIFT 8
93#define APU_0_PWRCTL_CPUPWRDWNREQ_MASK 1
94#define APU_1_PWRCTL_CPUPWRDWNREQ_MASK 2
95#define APU_2_PWRCTL_CPUPWRDWNREQ_MASK 4
96#define APU_3_PWRCTL_CPUPWRDWNREQ_MASK 8
97
98/* PMU registers and bitfields */
99#define PMU_GLOBAL_BASE 0xFFD80000
100#define PMU_GLOBAL_CNTRL (PMU_GLOBAL_BASE + 0)
101#define PMU_GLOBAL_REQ_PWRUP_STATUS (PMU_GLOBAL_BASE + 0x110)
102#define PMU_GLOBAL_REQ_PWRUP_EN (PMU_GLOBAL_BASE + 0x118)
103#define PMU_GLOBAL_REQ_PWRUP_DIS (PMU_GLOBAL_BASE + 0x11c)
104#define PMU_GLOBAL_REQ_PWRUP_TRIG (PMU_GLOBAL_BASE + 0x120)
105
106#define PMU_GLOBAL_CNTRL_FW_IS_PRESENT (1 << 4)
107
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800108/*******************************************************************************
109 * CCI-400 related constants
110 ******************************************************************************/
111#define PLAT_ARM_CCI_BASE 0xFD6E0000
112#define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX 3
113#define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX 4
114
115/*******************************************************************************
116 * GIC-400 & interrupt handling related constants
117 ******************************************************************************/
118#define BASE_GICD_BASE 0xF9010000
119#define BASE_GICC_BASE 0xF9020000
120#define BASE_GICH_BASE 0xF9040000
121#define BASE_GICV_BASE 0xF9060000
122
123#define IRQ_SEC_IPI_APU 67
124#define ARM_IRQ_SEC_PHY_TIMER 29
125
126#define ARM_IRQ_SEC_SGI_0 8
127#define ARM_IRQ_SEC_SGI_1 9
128#define ARM_IRQ_SEC_SGI_2 10
129#define ARM_IRQ_SEC_SGI_3 11
130#define ARM_IRQ_SEC_SGI_4 12
131#define ARM_IRQ_SEC_SGI_5 13
132#define ARM_IRQ_SEC_SGI_6 14
133#define ARM_IRQ_SEC_SGI_7 15
134
135#define MAX_INTR_EL3 128
136
137/*******************************************************************************
138 * UART related constants
139 ******************************************************************************/
140#define ZYNQMP_UART0_BASE 0xFF000000
141#define ZYNQMP_UART1_BASE 0xFF001000
142
143#define PLAT_ARM_CRASH_UART_BASE ZYNQMP_UART0_BASE
144/* impossible to call C routine how it is done now - hardcode any value */
145#define PLAT_ARM_CRASH_UART_CLK_IN_HZ 100000000 /* FIXME */
146
147/* Must be non zero */
148#define ZYNQMP_UART_BAUDRATE 115200
149#define ARM_CONSOLE_BAUDRATE ZYNQMP_UART_BAUDRATE
150
151/* Silicon version detection */
152#define ZYNQMP_SILICON_VER_MASK 0xF000
153#define ZYNQMP_SILICON_VER_SHIFT 12
154#define ZYNQMP_CSU_VERSION_SILICON 0
155#define ZYNQMP_CSU_VERSION_EP108 1
156#define ZYNQMP_CSU_VERSION_VELOCE 2
157#define ZYNQMP_CSU_VERSION_QEMU 3
158
159#define ZYNQMP_RTL_VER_MASK 0xFF0
160#define ZYNQMP_RTL_VER_SHIFT 4
161
162#define ZYNQMP_PS_VER_MASK 0xF
163#define ZYNQMP_PS_VER_SHIFT 0
164
165#define ZYNQMP_CSU_BASEADDR 0xFFCA0000
166#define ZYNQMP_CSU_IDCODE_OFFSET 0x40
167
168#define ZYNQMP_CSU_IDCODE_XILINX_ID_SHIFT 0
169#define ZYNQMP_CSU_IDCODE_XILINX_ID_MASK (0xFFF << ZYNQMP_CSU_IDCODE_XILINX_ID_SHIFT)
170#define ZYNQMP_CSU_IDCODE_XILINX_ID 0x093
171
172#define ZYNQMP_CSU_IDCODE_SVD_SHIFT 12
173#define ZYNQMP_CSU_IDCODE_SVD_MASK (0xE << ZYNQMP_CSU_IDCODE_SVD_SHIFT)
174#define ZYNQMP_CSU_IDCODE_DEVICE_CODE_SHIFT 15
175#define ZYNQMP_CSU_IDCODE_DEVICE_CODE_MASK (0xF << ZYNQMP_CSU_IDCODE_DEVICE_CODE_SHIFT)
176#define ZYNQMP_CSU_IDCODE_SUB_FAMILY_SHIFT 19
177#define ZYNQMP_CSU_IDCODE_SUB_FAMILY_MASK (0x3 << ZYNQMP_CSU_IDCODE_SUB_FAMILY_SHIFT)
178#define ZYNQMP_CSU_IDCODE_FAMILY_SHIFT 21
179#define ZYNQMP_CSU_IDCODE_FAMILY_MASK (0x7F << ZYNQMP_CSU_IDCODE_FAMILY_SHIFT)
180#define ZYNQMP_CSU_IDCODE_FAMILY 0x23
181
182#define ZYNQMP_CSU_IDCODE_REVISION_SHIFT 28
183#define ZYNQMP_CSU_IDCODE_REVISION_MASK (0xF << ZYNQMP_CSU_IDCODE_REVISION_SHIFT)
184#define ZYNQMP_CSU_IDCODE_REVISION 0
185
186#define ZYNQMP_CSU_VERSION_OFFSET 0x44
187
188#endif /* __ZYNQMP_DEF_H__ */