blob: 577d6ba57da7913a0ce6dac1284c59f5de1fc5cc [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Varun Wadekarcc238bb2022-09-13 12:38:47 +01003 * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00006 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
9#include <stdbool.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Achin Gupta27b895e2014-05-04 18:38:28 +010014#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000015#include <arch_helpers.h>
Soby Mathew830f0ad2019-07-12 09:23:38 +010016#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
Claus Pedersen785e66c2022-09-12 22:42:58 +000019#include <common/debug.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010020#include <context.h>
Zelalem Awekef92c0cb2022-01-31 16:59:42 -060021#include <drivers/arm/gicv3.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022#include <lib/el3_runtime/context_mgmt.h>
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010023#include <lib/el3_runtime/cpu_data.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000024#include <lib/el3_runtime/pubsub_events.h>
25#include <lib/extensions/amu.h>
johpow0181865962022-01-28 17:06:20 -060026#include <lib/extensions/brbe.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000027#include <lib/extensions/mpam.h>
Boyan Karatotev05504ba2023-02-15 13:21:50 +000028#include <lib/extensions/pmuv3.h>
johpow019baade32021-07-08 14:14:00 -050029#include <lib/extensions/sme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000030#include <lib/extensions/spe.h>
31#include <lib/extensions/sve.h>
Manish V Badarkhef356f7e2021-06-29 11:44:20 +010032#include <lib/extensions/sys_reg_trace.h>
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010033#include <lib/extensions/trbe.h>
Manish V Badarkhe51a97112021-07-08 09:33:18 +010034#include <lib/extensions/trf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000035#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000036
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010037#if ENABLE_FEAT_TWED
38/* Make sure delay value fits within the range(0-15) */
39CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
40#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000041
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010042per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
43static bool has_secure_perworld_init;
44
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +010045static void manage_extensions_common(cpu_context_t *ctx);
Boyan Karatotev36cebf92023-03-08 11:56:49 +000046static void manage_extensions_nonsecure(cpu_context_t *ctx);
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010047static void manage_extensions_secure(cpu_context_t *ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010048static void manage_extensions_secure_per_world(void);
Zelalem Aweke20126002022-04-08 16:48:05 -050049
50static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
51{
52 u_register_t sctlr_elx, actlr_elx;
53
54 /*
55 * Initialise SCTLR_EL1 to the reset value corresponding to the target
56 * execution state setting all fields rather than relying on the hw.
57 * Some fields have architecturally UNKNOWN reset values and these are
58 * set to zero.
59 *
60 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
61 *
62 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
63 * required by PSCI specification)
64 */
65 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
66 if (GET_RW(ep->spsr) == MODE_RW_64) {
67 sctlr_elx |= SCTLR_EL1_RES1;
68 } else {
69 /*
70 * If the target execution state is AArch32 then the following
71 * fields need to be set.
72 *
73 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
74 * instructions are not trapped to EL1.
75 *
76 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
77 * instructions are not trapped to EL1.
78 *
79 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
80 * CP15DMB, CP15DSB, and CP15ISB instructions.
81 */
82 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
83 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
84 }
85
86#if ERRATA_A75_764081
87 /*
88 * If workaround of errata 764081 for Cortex-A75 is used then set
89 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
90 */
91 sctlr_elx |= SCTLR_IESB_BIT;
92#endif
93 /* Store the initialised SCTLR_EL1 value in the cpu_context */
94 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
95
96 /*
97 * Base the context ACTLR_EL1 on the current value, as it is
98 * implementation defined. The context restore process will write
99 * the value from the context to the actual register and can cause
100 * problems for processor cores that don't expect certain bits to
101 * be zero.
102 */
103 actlr_elx = read_actlr_el1();
104 write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
105}
106
Zelalem Aweke42401112022-01-05 17:12:24 -0600107/******************************************************************************
108 * This function performs initializations that are specific to SECURE state
109 * and updates the cpu context specified by 'ctx'.
110 *****************************************************************************/
111static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +0000112{
Zelalem Aweke42401112022-01-05 17:12:24 -0600113 u_register_t scr_el3;
114 el3_state_t *state;
115
116 state = get_el3state_ctx(ctx);
117 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
118
119#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +0000120 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600121 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
122 * indicated by the interrupt routing model for BL31.
123 */
124 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
125#endif
126
Govindraj Raja73e1d802024-02-28 14:37:09 -0600127 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
128 if (is_feat_mte2_supported()) {
Zelalem Aweke42401112022-01-05 17:12:24 -0600129 scr_el3 |= SCR_ATA_BIT;
130 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600131
Zelalem Aweke42401112022-01-05 17:12:24 -0600132 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
133
Zelalem Aweke20126002022-04-08 16:48:05 -0500134 /*
135 * Initialize EL1 context registers unless SPMC is running
136 * at S-EL2.
137 */
138#if !SPMD_SPM_AT_SEL2
139 setup_el1_context(ctx, ep);
140#endif
141
Zelalem Aweke42401112022-01-05 17:12:24 -0600142 manage_extensions_secure(ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100143
144 /**
145 * manage_extensions_secure_per_world api has to be executed once,
146 * as the registers getting initialised, maintain constant value across
147 * all the cpus for the secure world.
148 * Henceforth, this check ensures that the registers are initialised once
149 * and avoids re-initialization from multiple cores.
150 */
151 if (!has_secure_perworld_init) {
152 manage_extensions_secure_per_world();
153 }
154
Achin Gupta7aea9082014-02-01 07:51:28 +0000155}
156
Zelalem Aweke42401112022-01-05 17:12:24 -0600157#if ENABLE_RME
158/******************************************************************************
159 * This function performs initializations that are specific to REALM state
160 * and updates the cpu context specified by 'ctx'.
161 *****************************************************************************/
162static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
163{
164 u_register_t scr_el3;
165 el3_state_t *state;
166
167 state = get_el3state_ctx(ctx);
168 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
169
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000170 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
171
Sona Mathew3b84c962023-10-25 16:48:19 -0500172 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000173 if (is_feat_csv2_2_supported()) {
174 /* Enable access to the SCXTNUM_ELx registers. */
175 scr_el3 |= SCR_EnSCXT_BIT;
176 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600177
178 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
179}
180#endif /* ENABLE_RME */
181
182/******************************************************************************
183 * This function performs initializations that are specific to NON-SECURE state
184 * and updates the cpu context specified by 'ctx'.
185 *****************************************************************************/
186static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
187{
188 u_register_t scr_el3;
189 el3_state_t *state;
190
191 state = get_el3state_ctx(ctx);
192 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
193
194 /* SCR_NS: Set the NS bit */
195 scr_el3 |= SCR_NS_BIT;
196
Govindraj Raja73e1d802024-02-28 14:37:09 -0600197 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
198 if (is_feat_mte2_supported()) {
199 scr_el3 |= SCR_ATA_BIT;
200 }
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100201
Zelalem Aweke42401112022-01-05 17:12:24 -0600202#if !CTX_INCLUDE_PAUTH_REGS
203 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100204 * Pointer Authentication feature, if present, is always enabled by default
205 * for Non secure lower exception levels. We do not have an explicit
206 * flag to set it.
207 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
208 * exception levels of secure and realm worlds.
Zelalem Aweke42401112022-01-05 17:12:24 -0600209 *
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100210 * To prevent the leakage between the worlds during world switch,
211 * we enable it only for the non-secure world.
212 *
213 * If the Secure/realm world wants to use pointer authentication,
214 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
215 * it will be enabled globally for all the contexts.
216 *
217 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
218 * other than EL3
219 *
220 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
221 * than EL3
Zelalem Aweke42401112022-01-05 17:12:24 -0600222 */
223 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
Zelalem Aweke42401112022-01-05 17:12:24 -0600224
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100225#endif /* CTX_INCLUDE_PAUTH_REGS */
Zelalem Aweke42401112022-01-05 17:12:24 -0600226
Manish Pandey0e3379d2022-10-10 11:43:08 +0100227#if HANDLE_EA_EL3_FIRST_NS
228 /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
229 scr_el3 |= SCR_EA_BIT;
230#endif
231
Manish Pandey7c6fcb42022-09-27 14:30:34 +0100232#if RAS_TRAP_NS_ERR_REC_ACCESS
233 /*
234 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
235 * and RAS ERX registers from EL1 and EL2(from any security state)
236 * are trapped to EL3.
237 * Set here to trap only for NS EL1/EL2
238 *
239 */
240 scr_el3 |= SCR_TERR_BIT;
241#endif
242
Sona Mathew3b84c962023-10-25 16:48:19 -0500243 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000244 if (is_feat_csv2_2_supported()) {
245 /* Enable access to the SCXTNUM_ELx registers. */
246 scr_el3 |= SCR_EnSCXT_BIT;
247 }
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000248
Zelalem Aweke42401112022-01-05 17:12:24 -0600249#ifdef IMAGE_BL31
250 /*
251 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
252 * indicated by the interrupt routing model for BL31.
253 */
254 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
255#endif
256 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600257
Zelalem Aweke20126002022-04-08 16:48:05 -0500258 /* Initialize EL1 context registers */
259 setup_el1_context(ctx, ep);
260
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600261 /* Initialize EL2 context registers */
262#if CTX_INCLUDE_EL2_REGS
263
264 /*
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000265 * Initialize SCTLR_EL2 context register with reset value.
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600266 */
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000267 write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600268
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600269 if (is_feat_hcx_supported()) {
270 /*
271 * Initialize register HCRX_EL2 with its init value.
272 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
273 * chance that this can lead to unexpected behavior in lower
274 * ELs that have not been updated since the introduction of
275 * this feature if not properly initialized, especially when
276 * it comes to those bits that enable/disable traps.
277 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000278 write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600279 HCRX_EL2_INIT_VAL);
280 }
Juan Pablo Condef7252982023-07-10 16:00:41 -0500281
282 if (is_feat_fgt_supported()) {
283 /*
284 * Initialize HFG*_EL2 registers with a default value so legacy
285 * systems unaware of FEAT_FGT do not get trapped due to their lack
286 * of initialization for this feature.
287 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000288 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500289 HFGITR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000290 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500291 HFGRTR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000292 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500293 HFGWTR_EL2_INIT_VAL);
294 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000295
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600296#endif /* CTX_INCLUDE_EL2_REGS */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000297
298 manage_extensions_nonsecure(ctx);
Zelalem Aweke42401112022-01-05 17:12:24 -0600299}
300
Achin Gupta7aea9082014-02-01 07:51:28 +0000301/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600302 * The following function performs initialization of the cpu_context 'ctx'
303 * for first use that is common to all security states, and sets the
304 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100305 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000306 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +0100307 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100308 ******************************************************************************/
Zelalem Aweke42401112022-01-05 17:12:24 -0600309static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100310{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000311 u_register_t scr_el3;
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100312 u_register_t mdcr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100313 el3_state_t *state;
314 gp_regs_t *gp_regs;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100315
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100316 state = get_el3state_ctx(ctx);
317
Andrew Thoelke4e126072014-06-04 21:10:52 +0100318 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000319 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100320
321 /*
Boyan Karatotevef25db32023-05-23 12:04:00 +0100322 * The lower-EL context is zeroed so that no stale values leak to a world.
323 * It is assumed that an all-zero lower-EL context is good enough for it
324 * to boot correctly. However, there are very few registers where this
325 * is not true and some values need to be recreated.
326 */
327#if CTX_INCLUDE_EL2_REGS
328 el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
329
330 /*
331 * These bits are set in the gicv3 driver. Losing them (especially the
332 * SRE bit) is problematic for all worlds. Henceforth recreate them.
333 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000334 u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
Boyan Karatotevef25db32023-05-23 12:04:00 +0100335 ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000336 write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
Boyan Karatotevef25db32023-05-23 12:04:00 +0100337#endif /* CTX_INCLUDE_EL2_REGS */
338
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +0100339 /* Start with a clean SCR_EL3 copy as all relevant values are set */
340 scr_el3 = SCR_RESET_VAL;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500341
David Cunadofee86532017-04-13 22:38:29 +0100342 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100343 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
344 * EL2, EL1 and EL0 are not trapped to EL3.
345 *
346 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
347 * EL2, EL1 and EL0 are not trapped to EL3.
348 *
349 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
350 * both Security states and both Execution states.
351 *
352 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
353 * Non-secure memory.
354 */
355 scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
356
357 scr_el3 |= SCR_SIF_BIT;
358
359 /*
David Cunadofee86532017-04-13 22:38:29 +0100360 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
361 * Exception level as specified by SPSR.
362 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500363 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100364 scr_el3 |= SCR_RW_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500365 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600366
David Cunadofee86532017-04-13 22:38:29 +0100367 /*
368 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
Zelalem Aweke20126002022-04-08 16:48:05 -0500369 * Secure timer registers to EL3, from AArch64 state only, if specified
370 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
371 * bit always behaves as 1 (i.e. secure physical timer register access
372 * is not trapped)
David Cunadofee86532017-04-13 22:38:29 +0100373 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500374 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100375 scr_el3 |= SCR_ST_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500376 }
Andrew Thoelke4e126072014-06-04 21:10:52 +0100377
johpow01f91e59f2021-08-04 19:38:18 -0500378 /*
379 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
380 * SCR_EL3.HXEn.
381 */
Andre Przywara1d8795e2022-11-15 11:45:19 +0000382 if (is_feat_hcx_supported()) {
383 scr_el3 |= SCR_HXEn_BIT;
384 }
johpow01f91e59f2021-08-04 19:38:18 -0500385
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400386 /*
387 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
388 * registers are trapped to EL3.
389 */
390#if ENABLE_FEAT_RNG_TRAP
391 scr_el3 |= SCR_TRNDR_BIT;
392#endif
393
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000394#if FAULT_INJECTION_SUPPORT
395 /* Enable fault injection from lower ELs */
396 scr_el3 |= SCR_FIEN_BIT;
397#endif
398
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100399#if CTX_INCLUDE_PAUTH_REGS
400 /*
401 * Enable Pointer Authentication globally for all the worlds.
402 *
403 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
404 * other than EL3
405 *
406 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
407 * than EL3
408 */
409 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
410#endif /* CTX_INCLUDE_PAUTH_REGS */
411
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000412 /*
Mark Brownc37eee72023-03-14 20:13:03 +0000413 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
414 */
415 if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
416 scr_el3 |= SCR_TCR2EN_BIT;
417 }
418
419 /*
Mark Brown293a6612023-03-14 20:48:43 +0000420 * SCR_EL3.PIEN: Enable permission indirection and overlay
421 * registers for AArch64 if present.
422 */
423 if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
424 scr_el3 |= SCR_PIEN_BIT;
425 }
426
427 /*
Mark Brown326f2952023-03-14 21:33:04 +0000428 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
429 */
430 if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
431 scr_el3 |= SCR_GCSEn_BIT;
432 }
433
434 /*
David Cunadofee86532017-04-13 22:38:29 +0100435 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
436 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
437 * next mode is Hyp.
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500438 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
439 * same conditions as HVC instructions and when the processor supports
440 * ARMv8.6-FGT.
Jimmy Brisson83573892020-04-16 10:48:02 -0500441 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
442 * CNTPOFF_EL2 register under the same conditions as HVC instructions
443 * and when the processor supports ECV.
David Cunadofee86532017-04-13 22:38:29 +0100444 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000445 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
446 || ((GET_RW(ep->spsr) != MODE_RW_64)
447 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100448 scr_el3 |= SCR_HCE_BIT;
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500449
Andre Przywarae8920f62022-11-10 14:28:01 +0000450 if (is_feat_fgt_supported()) {
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500451 scr_el3 |= SCR_FGTEN_BIT;
452 }
Jimmy Brisson83573892020-04-16 10:48:02 -0500453
Andre Przywarac3464182022-11-17 17:30:43 +0000454 if (is_feat_ecv_supported()) {
Jimmy Brisson83573892020-04-16 10:48:02 -0500455 scr_el3 |= SCR_ECVEN_BIT;
456 }
David Cunadofee86532017-04-13 22:38:29 +0100457 }
458
johpow013e24c162020-04-22 14:05:13 -0500459 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Andre Przywara0cf77402023-01-27 12:25:49 +0000460 if (is_feat_twed_supported()) {
461 /* Set delay in SCR_EL3 */
462 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
463 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
464 << SCR_TWEDEL_SHIFT);
johpow013e24c162020-04-22 14:05:13 -0500465
Andre Przywara0cf77402023-01-27 12:25:49 +0000466 /* Enable WFE delay */
467 scr_el3 |= SCR_TWEDEn_BIT;
468 }
Jayanth Dodderi Chidanandf870cf62023-09-22 15:30:13 +0100469
470#if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
471 /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
472 if (is_feat_sel2_supported()) {
473 scr_el3 |= SCR_EEL2_BIT;
474 }
475#endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
johpow013e24c162020-04-22 14:05:13 -0500476
David Cunadofee86532017-04-13 22:38:29 +0100477 /*
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100478 * Populate EL3 state so that we've the right context
479 * before doing ERET
480 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100481 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
482 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
483 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
484
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100485 /* Start with a clean MDCR_EL3 copy as all relevant values are set */
486 mdcr_el3 = MDCR_EL3_RESET_VAL;
487
488 /* ---------------------------------------------------------------------
489 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
490 * Some fields are architecturally UNKNOWN on reset.
491 *
492 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
493 * Debug exceptions, other than Breakpoint Instruction exceptions, are
494 * disabled from all ELs in Secure state.
495 *
496 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
497 * privileged debug from S-EL1.
498 *
499 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
500 * access to the powerdown debug registers do not trap to EL3.
501 *
502 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
503 * debug registers, other than those registers that are controlled by
504 * MDCR_EL3.TDOSA.
505 */
506 mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
507 & ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ;
508 write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3);
509
510 /*
511 * Configure MDCR_EL3 register as applicable for each world
512 * (NS/Secure/Realm) context.
513 */
514 manage_extensions_common(ctx);
515
Andrew Thoelke4e126072014-06-04 21:10:52 +0100516 /*
517 * Store the X0-X7 value from the entrypoint into the context
518 * Use memcpy as we are in control of the layout of the structures
519 */
520 gp_regs = get_gpregs_ctx(ctx);
521 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
522}
523
524/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600525 * Context management library initialization routine. This library is used by
526 * runtime services to share pointers to 'cpu_context' structures for secure
527 * non-secure and realm states. Management of the structures and their associated
528 * memory is not done by the context management library e.g. the PSCI service
529 * manages the cpu context used for entry from and exit to the non-secure state.
530 * The Secure payload dispatcher service manages the context(s) corresponding to
531 * the secure state. It also uses this library to get access to the non-secure
532 * state cpu context pointers.
533 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
534 * which will be used for programming an entry into a lower EL. The same context
535 * will be used to save state upon exception entry from that EL.
536 ******************************************************************************/
537void __init cm_init(void)
538{
539 /*
Elyes Haouas2be03c02023-02-13 09:14:48 +0100540 * The context management library has only global data to initialize, but
Zelalem Aweke42401112022-01-05 17:12:24 -0600541 * that will be done when the BSS is zeroed out.
542 */
543}
544
545/*******************************************************************************
546 * This is the high-level function used to initialize the cpu_context 'ctx' for
547 * first use. It performs initializations that are common to all security states
548 * and initializations specific to the security state specified in 'ep'
549 ******************************************************************************/
550void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
551{
552 unsigned int security_state;
553
554 assert(ctx != NULL);
555
556 /*
557 * Perform initializations that are common
558 * to all security states
559 */
560 setup_context_common(ctx, ep);
561
562 security_state = GET_SECURITY_STATE(ep->h.attr);
563
564 /* Perform security state specific initializations */
565 switch (security_state) {
566 case SECURE:
567 setup_secure_context(ctx, ep);
568 break;
569#if ENABLE_RME
570 case REALM:
571 setup_realm_context(ctx, ep);
572 break;
573#endif
574 case NON_SECURE:
575 setup_ns_context(ctx, ep);
576 break;
577 default:
578 ERROR("Invalid security state\n");
579 panic();
580 break;
581 }
582}
583
584/*******************************************************************************
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000585 * Enable architecture extensions for EL3 execution. This function only updates
586 * registers in-place which are expected to either never change or be
587 * overwritten by el3_exit.
588 ******************************************************************************/
589#if IMAGE_BL31
590void cm_manage_extensions_el3(void)
591{
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100592 if (is_feat_amu_supported()) {
593 amu_init_el3();
594 }
595
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000596 if (is_feat_sme_supported()) {
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000597 sme_init_el3();
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000598 }
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100599
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000600 pmuv3_init_el3();
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000601}
602#endif /* IMAGE_BL31 */
603
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000604/******************************************************************************
605 * Function to initialise the registers with the RESET values in the context
606 * memory, which are maintained per world.
607 ******************************************************************************/
608#if IMAGE_BL31
609void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
610{
611 /*
612 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
613 *
614 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
615 * by Advanced SIMD, floating-point or SVE instructions (if
616 * implemented) do not trap to EL3.
617 *
618 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
619 * CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
620 */
621 uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600622
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000623 per_world_ctx->ctx_cptr_el3 = cptr_el3;
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600624
625 /*
626 * Initialize MPAM3_EL3 to its default reset value
627 *
628 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
629 * all lower ELn MPAM3_EL3 register access to, trap to EL3
630 */
631
632 per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000633}
634#endif /* IMAGE_BL31 */
635
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000636/*******************************************************************************
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100637 * Initialise per_world_context for Non-Secure world.
638 * This function enables the architecture extensions, which have same value
639 * across the cores for the non-secure world.
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000640 ******************************************************************************/
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000641#if IMAGE_BL31
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100642void manage_extensions_nonsecure_per_world(void)
643{
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000644 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
645
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100646 if (is_feat_sme_supported()) {
647 sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100648 }
649
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000650 if (is_feat_sve_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100651 sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
652 }
653
654 if (is_feat_amu_supported()) {
655 amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
656 }
657
658 if (is_feat_sys_reg_trace_supported()) {
659 sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000660 }
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600661
662 if (is_feat_mpam_supported()) {
663 mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
664 }
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100665}
666#endif /* IMAGE_BL31 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000667
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100668/*******************************************************************************
669 * Initialise per_world_context for Secure world.
670 * This function enables the architecture extensions, which have same value
671 * across the cores for the secure world.
672 ******************************************************************************/
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100673static void manage_extensions_secure_per_world(void)
674{
675#if IMAGE_BL31
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000676 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
677
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000678 if (is_feat_sme_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100679
680 if (ENABLE_SME_FOR_SWD) {
681 /*
682 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
683 * SME, SVE, and FPU/SIMD context properly managed.
684 */
685 sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
686 } else {
687 /*
688 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
689 * world can safely use the associated registers.
690 */
691 sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
692 }
693 }
694 if (is_feat_sve_supported()) {
695 if (ENABLE_SVE_FOR_SWD) {
696 /*
697 * Enable SVE and FPU in secure context, SPM must ensure
698 * that the SVE and FPU register contexts are properly managed.
699 */
700 sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
701 } else {
702 /*
703 * Disable SVE and FPU in secure context so non-secure world
704 * can safely use them.
705 */
706 sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
707 }
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000708 }
709
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100710 /* NS can access this but Secure shouldn't */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000711 if (is_feat_sys_reg_trace_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100712 sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000713 }
714
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100715 has_secure_perworld_init = true;
716#endif /* IMAGE_BL31 */
717}
718
719/*******************************************************************************
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100720 * Enable architecture extensions on first entry to Non-secure world only
721 * and disable for secure world.
722 *
723 * NOTE: Arch features which have been provided with the capability of getting
724 * enabled only for non-secure world and being disabled for secure world are
725 * grouped here, as the MDCR_EL3 context value remains same across the worlds.
726 ******************************************************************************/
727static void manage_extensions_common(cpu_context_t *ctx)
728{
729#if IMAGE_BL31
730 if (is_feat_spe_supported()) {
731 /*
732 * Enable FEAT_SPE for Non-Secure and prohibit for Secure state.
733 */
734 spe_enable(ctx);
735 }
736
737 if (is_feat_trbe_supported()) {
738 /*
Manish Pandey9d806cc2024-07-16 21:47:59 +0100739 * Enable FEAT_TRBE for Non-Secure and prohibit for Secure and
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100740 * Realm state.
741 */
742 trbe_enable(ctx);
743 }
744
745 if (is_feat_trf_supported()) {
746 /*
Manish Pandey9d806cc2024-07-16 21:47:59 +0100747 * Enable FEAT_TRF for Non-Secure and prohibit for Secure state.
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100748 */
749 trf_enable(ctx);
750 }
751
752 if (is_feat_brbe_supported()) {
753 /*
Manish Pandey9d806cc2024-07-16 21:47:59 +0100754 * Enable FEAT_BRBE for Non-Secure and prohibit for Secure state.
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100755 */
756 brbe_enable(ctx);
757 }
758#endif /* IMAGE_BL31 */
759}
760
761/*******************************************************************************
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100762 * Enable architecture extensions on first entry to Non-secure world.
763 ******************************************************************************/
764static void manage_extensions_nonsecure(cpu_context_t *ctx)
765{
766#if IMAGE_BL31
767 if (is_feat_amu_supported()) {
768 amu_enable(ctx);
769 }
770
771 if (is_feat_sme_supported()) {
772 sme_enable(ctx);
773 }
774
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000775 pmuv3_enable(ctx);
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000776#endif /* IMAGE_BL31 */
777}
778
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000779/* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */
780static __unused void enable_pauth_el2(void)
781{
782 u_register_t hcr_el2 = read_hcr_el2();
783 /*
784 * For Armv8.3 pointer authentication feature, disable traps to EL2 when
785 * accessing key registers or using pointer authentication instructions
786 * from lower ELs.
787 */
788 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
789
790 write_hcr_el2(hcr_el2);
791}
792
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500793#if INIT_UNUSED_NS_EL2
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000794/*******************************************************************************
795 * Enable architecture extensions in-place at EL2 on first entry to Non-secure
796 * world when EL2 is empty and unused.
797 ******************************************************************************/
798static void manage_extensions_nonsecure_el2_unused(void)
799{
800#if IMAGE_BL31
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000801 if (is_feat_spe_supported()) {
802 spe_init_el2_unused();
803 }
804
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100805 if (is_feat_amu_supported()) {
806 amu_init_el2_unused();
807 }
808
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000809 if (is_feat_mpam_supported()) {
810 mpam_init_el2_unused();
811 }
812
813 if (is_feat_trbe_supported()) {
814 trbe_init_el2_unused();
815 }
816
817 if (is_feat_sys_reg_trace_supported()) {
818 sys_reg_trace_init_el2_unused();
819 }
820
821 if (is_feat_trf_supported()) {
822 trf_init_el2_unused();
823 }
824
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000825 pmuv3_init_el2_unused();
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000826
827 if (is_feat_sve_supported()) {
828 sve_init_el2_unused();
829 }
830
831 if (is_feat_sme_supported()) {
832 sme_init_el2_unused();
833 }
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000834
835#if ENABLE_PAUTH
836 enable_pauth_el2();
837#endif /* ENABLE_PAUTH */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000838#endif /* IMAGE_BL31 */
839}
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500840#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000841
842/*******************************************************************************
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100843 * Enable architecture extensions on first entry to Secure world.
844 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500845static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100846{
847#if IMAGE_BL31
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000848 if (is_feat_sme_supported()) {
849 if (ENABLE_SME_FOR_SWD) {
850 /*
851 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
852 * must ensure SME, SVE, and FPU/SIMD context properly managed.
853 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000854 sme_init_el3();
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000855 sme_enable(ctx);
856 } else {
857 /*
858 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
859 * world can safely use the associated registers.
860 */
861 sme_disable(ctx);
862 }
863 }
johpow019baade32021-07-08 14:14:00 -0500864#endif /* IMAGE_BL31 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100865}
866
Chris Kay564c2862024-02-06 15:43:40 +0000867#if !IMAGE_BL1
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100868/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100869 * The following function initializes the cpu_context for a CPU specified by
870 * its `cpu_idx` for first use, and sets the initial entrypoint state as
871 * specified by the entry_point_info structure.
872 ******************************************************************************/
873void cm_init_context_by_index(unsigned int cpu_idx,
874 const entry_point_info_t *ep)
875{
876 cpu_context_t *ctx;
877 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100878 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100879}
Chris Kay564c2862024-02-06 15:43:40 +0000880#endif /* !IMAGE_BL1 */
Soby Mathewb0082d22015-04-09 13:40:55 +0100881
882/*******************************************************************************
883 * The following function initializes the cpu_context for the current CPU
884 * for first use, and sets the initial entrypoint state as specified by the
885 * entry_point_info structure.
886 ******************************************************************************/
887void cm_init_my_context(const entry_point_info_t *ep)
888{
889 cpu_context_t *ctx;
890 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100891 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100892}
893
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000894/* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500895static void init_nonsecure_el2_unused(cpu_context_t *ctx)
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000896{
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500897#if INIT_UNUSED_NS_EL2
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000898 u_register_t hcr_el2 = HCR_RESET_VAL;
899 u_register_t mdcr_el2;
900 u_register_t scr_el3;
901
902 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
903
904 /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
905 if ((scr_el3 & SCR_RW_BIT) != 0U) {
906 hcr_el2 |= HCR_RW_BIT;
907 }
908
909 write_hcr_el2(hcr_el2);
910
911 /*
912 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
913 * All fields have architecturally UNKNOWN reset values.
914 */
915 write_cptr_el2(CPTR_EL2_RESET_VAL);
916
917 /*
918 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
919 * reset and are set to zero except for field(s) listed below.
920 *
921 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
922 * Non-secure EL0 and EL1 accesses to the physical timer registers.
923 *
924 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
925 * Non-secure EL0 and EL1 accesses to the physical counter registers.
926 */
927 write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
928
929 /*
930 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
931 * UNKNOWN value.
932 */
933 write_cntvoff_el2(0);
934
935 /*
936 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
937 * respectively.
938 */
939 write_vpidr_el2(read_midr_el1());
940 write_vmpidr_el2(read_mpidr_el1());
941
942 /*
943 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
944 *
945 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
946 * translation is disabled, cache maintenance operations depend on the
947 * VMID.
948 *
949 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
950 * disabled.
951 */
952 write_vttbr_el2(VTTBR_RESET_VAL &
953 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
954 (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
955
956 /*
957 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
958 * Some fields are architecturally UNKNOWN on reset.
959 *
960 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
961 * register accesses to the Debug ROM registers are not trapped to EL2.
962 *
963 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
964 * accesses to the powerdown debug registers are not trapped to EL2.
965 *
966 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
967 * debug registers do not trap to EL2.
968 *
969 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
970 * EL2.
971 */
972 mdcr_el2 = MDCR_EL2_RESET_VAL &
973 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
974 MDCR_EL2_TDE_BIT);
975
976 write_mdcr_el2(mdcr_el2);
977
978 /*
979 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
980 *
981 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
982 * EL1 accesses to System registers do not trap to EL2.
983 */
984 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
985
986 /*
987 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
988 * reset.
989 *
990 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
991 * and prevent timer interrupts.
992 */
993 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
994
995 manage_extensions_nonsecure_el2_unused();
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500996#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000997}
998
Soby Mathewb0082d22015-04-09 13:40:55 +0100999/*******************************************************************************
Zelalem Awekeb6301e62021-07-09 17:54:30 -05001000 * Prepare the CPU system registers for first entry into realm, secure, or
1001 * normal world.
Andrew Thoelke4e126072014-06-04 21:10:52 +01001002 *
1003 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
1004 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
1005 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
1006 * For all entries, the EL1 registers are initialized from the cpu_context
1007 ******************************************************************************/
1008void cm_prepare_el3_exit(uint32_t security_state)
1009{
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001010 u_register_t sctlr_el2, scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +01001011 cpu_context_t *ctx = cm_get_context(security_state);
1012
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001013 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001014
1015 if (security_state == NON_SECURE) {
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001016 uint64_t el2_implemented = el_implemented(2);
1017
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001018 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001019 CTX_SCR_EL3);
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001020
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001021 if (el2_implemented != EL_IMPL_NONE) {
1022
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001023 /*
1024 * If context is not being used for EL2, initialize
1025 * HCRX_EL2 with its init value here.
1026 */
1027 if (is_feat_hcx_supported()) {
1028 write_hcrx_el2(HCRX_EL2_INIT_VAL);
1029 }
Juan Pablo Condef7252982023-07-10 16:00:41 -05001030
1031 /*
1032 * Initialize Fine-grained trap registers introduced
1033 * by FEAT_FGT so all traps are initially disabled when
1034 * switching to EL2 or a lower EL, preventing undesired
1035 * behavior.
1036 */
1037 if (is_feat_fgt_supported()) {
1038 /*
1039 * Initialize HFG*_EL2 registers with a default
1040 * value so legacy systems unaware of FEAT_FGT
1041 * do not get trapped due to their lack of
1042 * initialization for this feature.
1043 */
1044 write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
1045 write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
1046 write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
1047 }
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001048
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001049 /* Condition to ensure EL2 is being used. */
1050 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001051 /* Initialize SCTLR_EL2 register with reset value. */
1052 sctlr_el2 = SCTLR_EL2_RES1;
Louis Mayencourt78a0aed2019-02-20 12:11:41 +00001053#if ERRATA_A75_764081
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001054 /*
1055 * If workaround of errata 764081 for Cortex-A75
1056 * is used then set SCTLR_EL2.IESB to enable
1057 * Implicit Error Synchronization Barrier.
1058 */
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001059 sctlr_el2 |= SCTLR_IESB_BIT;
1060#endif
1061 write_sctlr_el2(sctlr_el2);
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001062 } else {
1063 /*
1064 * (scr_el3 & SCR_HCE_BIT==0)
1065 * EL2 implemented but unused.
1066 */
1067 init_nonsecure_el2_unused(ctx);
1068 }
Andrew Thoelke4e126072014-06-04 21:10:52 +01001069 }
1070 }
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001071 cm_el1_sysregs_context_restore(security_state);
1072 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001073}
1074
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001075#if CTX_INCLUDE_EL2_REGS
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001076
1077static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1078{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001079 write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
Andre Przywara8258f142023-02-15 15:56:15 +00001080 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001081 write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001082 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001083 write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1084 write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1085 write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1086 write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001087}
1088
1089static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1090{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001091 write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
Andre Przywara8258f142023-02-15 15:56:15 +00001092 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001093 write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001094 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001095 write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1096 write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1097 write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1098 write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001099}
1100
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001101static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001102{
1103 u_register_t mpam_idr = read_mpamidr_el1();
1104
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001105 write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001106
1107 /*
1108 * The context registers that we intend to save would be part of the
1109 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
1110 */
1111 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1112 return;
1113 }
1114
1115 /*
1116 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
1117 * MPAMIDR_HAS_HCR_BIT == 1.
1118 */
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001119 write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2());
1120 write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2());
1121 write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001122
1123 /*
1124 * The number of MPAMVPM registers is implementation defined, their
1125 * number is stored in the MPAMIDR_EL1 register.
1126 */
1127 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1128 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001129 write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001130 __fallthrough;
1131 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001132 write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001133 __fallthrough;
1134 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001135 write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001136 __fallthrough;
1137 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001138 write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001139 __fallthrough;
1140 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001141 write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001142 __fallthrough;
1143 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001144 write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001145 __fallthrough;
1146 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001147 write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001148 break;
1149 }
1150}
1151
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001152static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001153{
1154 u_register_t mpam_idr = read_mpamidr_el1();
1155
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001156 write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001157
1158 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1159 return;
1160 }
1161
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001162 write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2));
1163 write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2));
1164 write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001165
1166 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1167 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001168 write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001169 __fallthrough;
1170 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001171 write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001172 __fallthrough;
1173 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001174 write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001175 __fallthrough;
1176 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001177 write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001178 __fallthrough;
1179 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001180 write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001181 __fallthrough;
1182 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001183 write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001184 __fallthrough;
1185 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001186 write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001187 break;
1188 }
1189}
1190
Manish Pandey238262f2024-02-05 21:40:21 +00001191/* ---------------------------------------------------------------------------
Boyan Karatoteva6989892023-05-15 15:09:16 +01001192 * The following registers are not added:
Boyan Karatoteva6989892023-05-15 15:09:16 +01001193 * ICH_AP0R<n>_EL2
1194 * ICH_AP1R<n>_EL2
1195 * ICH_LR<n>_EL2
Manish Pandey238262f2024-02-05 21:40:21 +00001196 *
1197 * NOTE: For a system with S-EL2 present but not enabled, accessing
1198 * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1199 * SCR_EL3.NS = 1 before accessing this register.
1200 * ---------------------------------------------------------------------------
1201 */
1202static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx)
1203{
1204#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001205 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001206#else
1207 u_register_t scr_el3 = read_scr_el3();
1208 write_scr_el3(scr_el3 | SCR_NS_BIT);
1209 isb();
1210
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001211 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001212
1213 write_scr_el3(scr_el3);
1214 isb();
Manish Pandey238262f2024-02-05 21:40:21 +00001215#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001216 write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
1217 write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001218}
1219
1220static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx)
1221{
1222#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001223 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001224#else
1225 u_register_t scr_el3 = read_scr_el3();
1226 write_scr_el3(scr_el3 | SCR_NS_BIT);
1227 isb();
1228
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001229 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001230
1231 write_scr_el3(scr_el3);
1232 isb();
1233#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001234 write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
1235 write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001236}
1237
1238/* -----------------------------------------------------
1239 * The following registers are not added:
1240 * AMEVCNTVOFF0<n>_EL2
1241 * AMEVCNTVOFF1<n>_EL2
Boyan Karatoteva6989892023-05-15 15:09:16 +01001242 * -----------------------------------------------------
1243 */
1244static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1245{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001246 write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1247 write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1248 write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1249 write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1250 write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1251 write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1252 write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001253 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001254 write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001255 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001256 write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1257 write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1258 write_el2_ctx_common(ctx, far_el2, read_far_el2());
1259 write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1260 write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1261 write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1262 write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1263 write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1264 write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1265 write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1266 write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1267 write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1268 write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1269 write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
1270 write_el2_ctx_common(ctx, ttbr0_el2, read_ttbr0_el2());
1271 write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1272 write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1273 write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1274 write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
1275 write_el2_ctx_common(ctx, vttbr_el2, read_vttbr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001276}
1277
1278static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1279{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001280 write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1281 write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1282 write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1283 write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1284 write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1285 write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1286 write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001287 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001288 write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001289 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001290 write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1291 write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1292 write_far_el2(read_el2_ctx_common(ctx, far_el2));
1293 write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1294 write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1295 write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1296 write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1297 write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1298 write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1299 write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1300 write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1301 write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1302 write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1303 write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1304 write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1305 write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1306 write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1307 write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1308 write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1309 write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001310}
1311
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001312/*******************************************************************************
1313 * Save EL2 sysreg context
1314 ******************************************************************************/
1315void cm_el2_sysregs_context_save(uint32_t security_state)
1316{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001317 cpu_context_t *ctx;
1318 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001319
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001320 ctx = cm_get_context(security_state);
1321 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001322
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001323 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001324
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001325 el2_sysregs_context_save_common(el2_sysregs_ctx);
Manish Pandey238262f2024-02-05 21:40:21 +00001326 el2_sysregs_context_save_gic(el2_sysregs_ctx);
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001327
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001328 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001329 write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001330 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001331
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001332 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001333 el2_sysregs_context_save_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001334 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001335
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001336 if (is_feat_fgt_supported()) {
1337 el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1338 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001339
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001340 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001341 write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001342 }
Andre Przywarac3464182022-11-17 17:30:43 +00001343
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001344 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001345 write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1346 read_contextidr_el2());
1347 write_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001348 }
Andre Przywara870627e2023-01-27 12:25:49 +00001349
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001350 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001351 write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1352 write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001353 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001354
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001355 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001356 write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001357 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001358
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001359 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001360 write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001361 }
Andre Przywara902c9022022-11-17 17:30:43 +00001362
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001363 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001364 write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1365 read_scxtnum_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001366 }
Andre Przywara902c9022022-11-17 17:30:43 +00001367
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001368 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001369 write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001370 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001371
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001372 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001373 write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001374 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001375
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001376 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001377 write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1378 write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001379 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001380
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001381 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001382 write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001383 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001384
1385 if (is_feat_s2pie_supported()) {
1386 write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1387 }
1388
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001389 if (is_feat_gcs_supported()) {
Madhukar Pappireddyd1976d52024-04-01 15:51:44 -05001390 write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2());
1391 write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2());
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001392 }
1393}
1394
1395/*******************************************************************************
1396 * Restore EL2 sysreg context
1397 ******************************************************************************/
1398void cm_el2_sysregs_context_restore(uint32_t security_state)
1399{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001400 cpu_context_t *ctx;
1401 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001402
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001403 ctx = cm_get_context(security_state);
1404 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001405
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001406 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001407
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001408 el2_sysregs_context_restore_common(el2_sysregs_ctx);
Manish Pandey238262f2024-02-05 21:40:21 +00001409 el2_sysregs_context_restore_gic(el2_sysregs_ctx);
Govindraj Raja77922ca2024-01-25 08:09:39 -06001410
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001411 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001412 write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2));
Govindraj Raja77922ca2024-01-25 08:09:39 -06001413 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001414
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001415 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001416 el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001417 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001418
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001419 if (is_feat_fgt_supported()) {
1420 el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1421 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001422
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001423 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001424 write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001425 }
Andre Przywarac3464182022-11-17 17:30:43 +00001426
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001427 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001428 write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1429 contextidr_el2));
1430 write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001431 }
Andre Przywara870627e2023-01-27 12:25:49 +00001432
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001433 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001434 write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1435 write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001436 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001437
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001438 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001439 write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001440 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001441
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001442 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001443 write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001444 }
Andre Przywara902c9022022-11-17 17:30:43 +00001445
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001446 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001447 write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1448 scxtnum_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001449 }
Andre Przywara902c9022022-11-17 17:30:43 +00001450
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001451 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001452 write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001453 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001454
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001455 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001456 write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001457 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001458
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001459 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001460 write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1461 write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001462 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001463
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001464 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001465 write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001466 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001467
1468 if (is_feat_s2pie_supported()) {
1469 write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1470 }
1471
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001472 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001473 write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1474 write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001475 }
1476}
1477#endif /* CTX_INCLUDE_EL2_REGS */
1478
Andrew Thoelke4e126072014-06-04 21:10:52 +01001479/*******************************************************************************
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001480 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
1481 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
1482 * updating EL1 and EL2 registers. Otherwise, it calls the generic
1483 * cm_prepare_el3_exit function.
1484 ******************************************************************************/
1485void cm_prepare_el3_exit_ns(void)
1486{
1487#if CTX_INCLUDE_EL2_REGS
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001488#if ENABLE_ASSERTIONS
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001489 cpu_context_t *ctx = cm_get_context(NON_SECURE);
1490 assert(ctx != NULL);
1491
Zelalem Aweke20126002022-04-08 16:48:05 -05001492 /* Assert that EL2 is used. */
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001493 u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
Zelalem Aweke20126002022-04-08 16:48:05 -05001494 assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1495 (el_implemented(2U) != EL_IMPL_NONE));
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001496#endif /* ENABLE_ASSERTIONS */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001497
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001498 /* Restore EL2 and EL1 sysreg contexts */
1499 cm_el2_sysregs_context_restore(NON_SECURE);
1500 cm_el1_sysregs_context_restore(NON_SECURE);
1501 cm_set_next_eret_context(NON_SECURE);
1502#else
1503 cm_prepare_el3_exit(NON_SECURE);
1504#endif /* CTX_INCLUDE_EL2_REGS */
1505}
1506
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001507static void el1_sysregs_context_save(el1_sysregs_t *ctx)
1508{
1509 write_ctx_reg(ctx, CTX_SPSR_EL1, read_spsr_el1());
1510 write_ctx_reg(ctx, CTX_ELR_EL1, read_elr_el1());
1511
1512#if !ERRATA_SPECULATIVE_AT
1513 write_ctx_reg(ctx, CTX_SCTLR_EL1, read_sctlr_el1());
1514 write_ctx_reg(ctx, CTX_TCR_EL1, read_tcr_el1());
1515#endif /* (!ERRATA_SPECULATIVE_AT) */
1516
1517 write_ctx_reg(ctx, CTX_CPACR_EL1, read_cpacr_el1());
1518 write_ctx_reg(ctx, CTX_CSSELR_EL1, read_csselr_el1());
1519 write_ctx_reg(ctx, CTX_SP_EL1, read_sp_el1());
1520 write_ctx_reg(ctx, CTX_ESR_EL1, read_esr_el1());
1521 write_ctx_reg(ctx, CTX_TTBR0_EL1, read_ttbr0_el1());
1522 write_ctx_reg(ctx, CTX_TTBR1_EL1, read_ttbr1_el1());
1523 write_ctx_reg(ctx, CTX_MAIR_EL1, read_mair_el1());
1524 write_ctx_reg(ctx, CTX_AMAIR_EL1, read_amair_el1());
1525 write_ctx_reg(ctx, CTX_ACTLR_EL1, read_actlr_el1());
1526 write_ctx_reg(ctx, CTX_TPIDR_EL1, read_tpidr_el1());
1527 write_ctx_reg(ctx, CTX_TPIDR_EL0, read_tpidr_el0());
1528 write_ctx_reg(ctx, CTX_TPIDRRO_EL0, read_tpidrro_el0());
1529 write_ctx_reg(ctx, CTX_PAR_EL1, read_par_el1());
1530 write_ctx_reg(ctx, CTX_FAR_EL1, read_far_el1());
1531 write_ctx_reg(ctx, CTX_AFSR0_EL1, read_afsr0_el1());
1532 write_ctx_reg(ctx, CTX_AFSR1_EL1, read_afsr1_el1());
1533 write_ctx_reg(ctx, CTX_CONTEXTIDR_EL1, read_contextidr_el1());
1534 write_ctx_reg(ctx, CTX_VBAR_EL1, read_vbar_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001535 write_ctx_reg(ctx, CTX_MDCCINT_EL1, read_mdccint_el1());
1536 write_ctx_reg(ctx, CTX_MDSCR_EL1, read_mdscr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001537
1538#if CTX_INCLUDE_AARCH32_REGS
1539 write_ctx_reg(ctx, CTX_SPSR_ABT, read_spsr_abt());
1540 write_ctx_reg(ctx, CTX_SPSR_UND, read_spsr_und());
1541 write_ctx_reg(ctx, CTX_SPSR_IRQ, read_spsr_irq());
1542 write_ctx_reg(ctx, CTX_SPSR_FIQ, read_spsr_fiq());
1543 write_ctx_reg(ctx, CTX_DACR32_EL2, read_dacr32_el2());
1544 write_ctx_reg(ctx, CTX_IFSR32_EL2, read_ifsr32_el2());
1545#endif /* CTX_INCLUDE_AARCH32_REGS */
1546
1547#if NS_TIMER_SWITCH
1548 write_ctx_reg(ctx, CTX_CNTP_CTL_EL0, read_cntp_ctl_el0());
1549 write_ctx_reg(ctx, CTX_CNTP_CVAL_EL0, read_cntp_cval_el0());
1550 write_ctx_reg(ctx, CTX_CNTV_CTL_EL0, read_cntv_ctl_el0());
1551 write_ctx_reg(ctx, CTX_CNTV_CVAL_EL0, read_cntv_cval_el0());
1552 write_ctx_reg(ctx, CTX_CNTKCTL_EL1, read_cntkctl_el1());
1553#endif /* NS_TIMER_SWITCH */
1554
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001555#if ENABLE_FEAT_MTE2
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001556 write_ctx_reg(ctx, CTX_TFSRE0_EL1, read_tfsre0_el1());
1557 write_ctx_reg(ctx, CTX_TFSR_EL1, read_tfsr_el1());
1558 write_ctx_reg(ctx, CTX_RGSR_EL1, read_rgsr_el1());
1559 write_ctx_reg(ctx, CTX_GCR_EL1, read_gcr_el1());
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001560#endif /* ENABLE_FEAT_MTE2 */
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001561
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001562#if ENABLE_FEAT_RAS
1563 if (is_feat_ras_supported()) {
1564 write_ctx_reg(ctx, CTX_DISR_EL1, read_disr_el1());
1565 }
1566#endif
1567
1568#if ENABLE_FEAT_S1PIE
1569 if (is_feat_s1pie_supported()) {
1570 write_ctx_reg(ctx, CTX_PIRE0_EL1, read_pire0_el1());
1571 write_ctx_reg(ctx, CTX_PIR_EL1, read_pir_el1());
1572 }
1573#endif
1574
1575#if ENABLE_FEAT_S1POE
1576 if (is_feat_s1poe_supported()) {
1577 write_ctx_reg(ctx, CTX_POR_EL1, read_por_el1());
1578 }
1579#endif
1580
1581#if ENABLE_FEAT_S2POE
1582 if (is_feat_s2poe_supported()) {
1583 write_ctx_reg(ctx, CTX_S2POR_EL1, read_s2por_el1());
1584 }
1585#endif
1586
1587#if ENABLE_FEAT_TCR2
1588 if (is_feat_tcr2_supported()) {
1589 write_ctx_reg(ctx, CTX_TCR2_EL1, read_tcr2_el1());
1590 }
1591#endif
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001592
1593#if ENABLE_TRF_FOR_NS
1594 if (is_feat_trf_supported()) {
1595 write_ctx_reg(ctx, CTX_TRFCR_EL1, read_trfcr_el1());
1596 }
1597#endif
1598
1599#if ENABLE_FEAT_CSV2_2
1600 if (is_feat_csv2_2_supported()) {
1601 write_ctx_reg(ctx, CTX_SCXTNUM_EL0, read_scxtnum_el0());
1602 write_ctx_reg(ctx, CTX_SCXTNUM_EL1, read_scxtnum_el1());
1603 }
1604#endif
1605
1606#if ENABLE_FEAT_GCS
1607 if (is_feat_gcs_supported()) {
1608 write_ctx_reg(ctx, CTX_GCSCR_EL1, read_gcscr_el1());
1609 write_ctx_reg(ctx, CTX_GCSCRE0_EL1, read_gcscre0_el1());
1610 write_ctx_reg(ctx, CTX_GCSPR_EL1, read_gcspr_el1());
1611 write_ctx_reg(ctx, CTX_GCSPR_EL0, read_gcspr_el0());
1612 }
1613#endif
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001614}
1615
1616static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
1617{
1618 write_spsr_el1(read_ctx_reg(ctx, CTX_SPSR_EL1));
1619 write_elr_el1(read_ctx_reg(ctx, CTX_ELR_EL1));
1620
1621#if !ERRATA_SPECULATIVE_AT
1622 write_sctlr_el1(read_ctx_reg(ctx, CTX_SCTLR_EL1));
1623 write_tcr_el1(read_ctx_reg(ctx, CTX_TCR_EL1));
1624#endif /* (!ERRATA_SPECULATIVE_AT) */
1625
1626 write_cpacr_el1(read_ctx_reg(ctx, CTX_CPACR_EL1));
1627 write_csselr_el1(read_ctx_reg(ctx, CTX_CSSELR_EL1));
1628 write_sp_el1(read_ctx_reg(ctx, CTX_SP_EL1));
1629 write_esr_el1(read_ctx_reg(ctx, CTX_ESR_EL1));
1630 write_ttbr0_el1(read_ctx_reg(ctx, CTX_TTBR0_EL1));
1631 write_ttbr1_el1(read_ctx_reg(ctx, CTX_TTBR1_EL1));
1632 write_mair_el1(read_ctx_reg(ctx, CTX_MAIR_EL1));
1633 write_amair_el1(read_ctx_reg(ctx, CTX_AMAIR_EL1));
1634 write_actlr_el1(read_ctx_reg(ctx, CTX_ACTLR_EL1));
1635 write_tpidr_el1(read_ctx_reg(ctx, CTX_TPIDR_EL1));
1636 write_tpidr_el0(read_ctx_reg(ctx, CTX_TPIDR_EL0));
1637 write_tpidrro_el0(read_ctx_reg(ctx, CTX_TPIDRRO_EL0));
1638 write_par_el1(read_ctx_reg(ctx, CTX_PAR_EL1));
1639 write_far_el1(read_ctx_reg(ctx, CTX_FAR_EL1));
1640 write_afsr0_el1(read_ctx_reg(ctx, CTX_AFSR0_EL1));
1641 write_afsr1_el1(read_ctx_reg(ctx, CTX_AFSR1_EL1));
1642 write_contextidr_el1(read_ctx_reg(ctx, CTX_CONTEXTIDR_EL1));
1643 write_vbar_el1(read_ctx_reg(ctx, CTX_VBAR_EL1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001644 write_mdccint_el1(read_ctx_reg(ctx, CTX_MDCCINT_EL1));
1645 write_mdscr_el1(read_ctx_reg(ctx, CTX_MDSCR_EL1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001646
1647#if CTX_INCLUDE_AARCH32_REGS
1648 write_spsr_abt(read_ctx_reg(ctx, CTX_SPSR_ABT));
1649 write_spsr_und(read_ctx_reg(ctx, CTX_SPSR_UND));
1650 write_spsr_irq(read_ctx_reg(ctx, CTX_SPSR_IRQ));
1651 write_spsr_fiq(read_ctx_reg(ctx, CTX_SPSR_FIQ));
1652 write_dacr32_el2(read_ctx_reg(ctx, CTX_DACR32_EL2));
1653 write_ifsr32_el2(read_ctx_reg(ctx, CTX_IFSR32_EL2));
1654#endif /* CTX_INCLUDE_AARCH32_REGS */
1655
1656#if NS_TIMER_SWITCH
1657 write_cntp_ctl_el0(read_ctx_reg(ctx, CTX_CNTP_CTL_EL0));
1658 write_cntp_cval_el0(read_ctx_reg(ctx, CTX_CNTP_CVAL_EL0));
1659 write_cntv_ctl_el0(read_ctx_reg(ctx, CTX_CNTV_CTL_EL0));
1660 write_cntv_cval_el0(read_ctx_reg(ctx, CTX_CNTV_CVAL_EL0));
1661 write_cntkctl_el1(read_ctx_reg(ctx, CTX_CNTKCTL_EL1));
1662#endif /* NS_TIMER_SWITCH */
1663
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001664#if ENABLE_FEAT_MTE2
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001665 write_tfsre0_el1(read_ctx_reg(ctx, CTX_TFSRE0_EL1));
1666 write_tfsr_el1(read_ctx_reg(ctx, CTX_TFSR_EL1));
1667 write_rgsr_el1(read_ctx_reg(ctx, CTX_RGSR_EL1));
1668 write_gcr_el1(read_ctx_reg(ctx, CTX_GCR_EL1));
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001669#endif /* ENABLE_FEAT_MTE2 */
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001670
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001671#if ENABLE_FEAT_RAS
1672 if (is_feat_ras_supported()) {
1673 write_disr_el1(read_ctx_reg(ctx, CTX_DISR_EL1));
1674 }
1675#endif
1676
1677#if ENABLE_FEAT_S1PIE
1678 if (is_feat_s1pie_supported()) {
1679 write_pire0_el1(read_ctx_reg(ctx, CTX_PIRE0_EL1));
1680 write_pir_el1(read_ctx_reg(ctx, CTX_PIR_EL1));
1681 }
1682#endif
1683
1684#if ENABLE_FEAT_S1POE
1685 if (is_feat_s1poe_supported()) {
1686 write_por_el1(read_ctx_reg(ctx, CTX_POR_EL1));
1687 }
1688#endif
1689
1690#if ENABLE_FEAT_S2POE
1691 if (is_feat_s2poe_supported()) {
1692 write_s2por_el1(read_ctx_reg(ctx, CTX_S2POR_EL1));
1693 }
1694#endif
1695
1696#if ENABLE_FEAT_TCR2
1697 if (is_feat_tcr2_supported()) {
1698 write_tcr2_el1(read_ctx_reg(ctx, CTX_TCR2_EL1));
1699 }
1700#endif
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001701
1702#if ENABLE_TRF_FOR_NS
1703 if (is_feat_trf_supported()) {
1704 write_trfcr_el1(read_ctx_reg(ctx, CTX_TRFCR_EL1));
1705 }
1706#endif
1707
1708#if ENABLE_FEAT_CSV2_2
1709 if (is_feat_csv2_2_supported()) {
1710 write_scxtnum_el0(read_ctx_reg(ctx, CTX_SCXTNUM_EL0));
1711 write_scxtnum_el1(read_ctx_reg(ctx, CTX_SCXTNUM_EL1));
1712 }
1713#endif
1714
1715#if ENABLE_FEAT_GCS
1716 if (is_feat_gcs_supported()) {
1717 write_gcscr_el1(read_ctx_reg(ctx, CTX_GCSCR_EL1));
1718 write_gcscre0_el1(read_ctx_reg(ctx, CTX_GCSCRE0_EL1));
1719 write_gcspr_el1(read_ctx_reg(ctx, CTX_GCSPR_EL1));
1720 write_gcspr_el0(read_ctx_reg(ctx, CTX_GCSPR_EL0));
1721 }
1722#endif
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001723}
1724
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001725/*******************************************************************************
Soby Mathew2ed46e92014-07-04 16:02:26 +01001726 * The next four functions are used by runtime services to save and restore
1727 * EL1 context on the 'cpu_context' structure for the specified security
Achin Gupta7aea9082014-02-01 07:51:28 +00001728 * state.
1729 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +00001730void cm_el1_sysregs_context_save(uint32_t security_state)
1731{
Dan Handleye2712bc2014-04-10 15:37:22 +01001732 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001733
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001734 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001735 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001736
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001737 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001738
1739#if IMAGE_BL31
1740 if (security_state == SECURE)
1741 PUBLISH_EVENT(cm_exited_secure_world);
1742 else
1743 PUBLISH_EVENT(cm_exited_normal_world);
1744#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001745}
1746
1747void cm_el1_sysregs_context_restore(uint32_t security_state)
1748{
Dan Handleye2712bc2014-04-10 15:37:22 +01001749 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001750
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001751 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001752 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001753
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001754 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001755
1756#if IMAGE_BL31
1757 if (security_state == SECURE)
1758 PUBLISH_EVENT(cm_entering_secure_world);
1759 else
1760 PUBLISH_EVENT(cm_entering_normal_world);
1761#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001762}
1763
1764/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001765 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1766 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001767 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +01001768void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001769{
Dan Handleye2712bc2014-04-10 15:37:22 +01001770 cpu_context_t *ctx;
1771 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001772
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001773 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001774 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001775
Andrew Thoelke4e126072014-06-04 21:10:52 +01001776 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001777 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001778 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001779}
1780
1781/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001782 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1783 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +00001784 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +01001785void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +01001786 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +00001787{
Dan Handleye2712bc2014-04-10 15:37:22 +01001788 cpu_context_t *ctx;
1789 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +00001790
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001791 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001792 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +00001793
1794 /* Populate EL3 state so that ERET jumps to the correct entry */
1795 state = get_el3state_ctx(ctx);
1796 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001797 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +00001798}
1799
1800/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +01001801 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1802 * pertaining to the given security state using the value and bit position
1803 * specified in the parameters. It preserves all other bits.
1804 ******************************************************************************/
1805void cm_write_scr_el3_bit(uint32_t security_state,
1806 uint32_t bit_pos,
1807 uint32_t value)
1808{
1809 cpu_context_t *ctx;
1810 el3_state_t *state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001811 u_register_t scr_el3;
Achin Gupta27b895e2014-05-04 18:38:28 +01001812
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001813 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001814 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001815
1816 /* Ensure that the bit position is a valid one */
Jimmy Brissoned202072020-08-04 16:18:52 -05001817 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001818
1819 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001820 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001821
1822 /*
1823 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1824 * and set it to its new value.
1825 */
1826 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001827 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissoned202072020-08-04 16:18:52 -05001828 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001829 scr_el3 |= (u_register_t)value << bit_pos;
Achin Gupta27b895e2014-05-04 18:38:28 +01001830 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1831}
1832
1833/*******************************************************************************
1834 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1835 * given security state.
1836 ******************************************************************************/
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001837u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Gupta27b895e2014-05-04 18:38:28 +01001838{
1839 cpu_context_t *ctx;
1840 el3_state_t *state;
1841
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001842 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001843 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001844
1845 /* Populate EL3 state so that ERET jumps to the correct entry */
1846 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001847 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +01001848}
1849
1850/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001851 * This function is used to program the context that's used for exception
1852 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1853 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +00001854 ******************************************************************************/
1855void cm_set_next_eret_context(uint32_t security_state)
1856{
Dan Handleye2712bc2014-04-10 15:37:22 +01001857 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001858
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001859 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001860 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001861
Andrew Thoelke4e126072014-06-04 21:10:52 +01001862 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +00001863}