blob: 283918bb03e60bd1da8f4533d4d8cc68a9d87b4d [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
AlexeiFedorov334d2352022-12-29 15:57:40 +00002 * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8
9#include <common/debug.h>
10#include <drivers/arm/cci.h>
11#include <drivers/arm/ccn.h>
12#include <drivers/arm/gicv2.h>
Alexei Fedorov7131d832019-08-16 14:15:59 +010013#include <drivers/arm/sp804_delay_timer.h>
14#include <drivers/generic_delay_timer.h>
AlexeiFedorov334d2352022-12-29 15:57:40 +000015#include <fconf_hw_config_getter.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <lib/mmio.h>
Manish V Badarkhea637c3f2020-08-04 17:09:10 +010017#include <lib/smccc.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000018#include <lib/xlat_tables/xlat_tables_compat.h>
Antonio Nino Diaza320ecd2019-01-15 14:19:50 +000019#include <platform_def.h>
Manish V Badarkhea637c3f2020-08-04 17:09:10 +010020#include <services/arm_arch_svc.h>
Javier Almansa Sobrino4165e842022-04-25 17:18:15 +010021#include <services/rmm_core_manifest.h>
Olivier Deprez21cf3602020-07-30 17:18:33 +020022#if SPM_MM
Paul Beesley45f40282019-10-15 10:57:42 +000023#include <services/spm_mm_partition.h>
Olivier Deprez21cf3602020-07-30 17:18:33 +020024#endif
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000025
Manish V Badarkhea637c3f2020-08-04 17:09:10 +010026#include <plat/arm/common/arm_config.h>
AlexeiFedorov8e754f92022-12-14 17:28:11 +000027#include <plat/arm/common/arm_pas_def.h>
Manish V Badarkhea637c3f2020-08-04 17:09:10 +010028#include <plat/arm/common/plat_arm.h>
29#include <plat/common/platform.h>
30
Roberto Vargas2ca18d92018-02-12 12:36:17 +000031#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010032
Achin Gupta1fa7eb62015-11-03 14:18:34 +000033/* Defines for GIC Driver build time selection */
34#define FVP_GICV2 1
35#define FVP_GICV3 2
Achin Gupta1fa7eb62015-11-03 14:18:34 +000036
Achin Gupta4f6ad662013-10-25 09:08:21 +010037/*******************************************************************************
Dan Handley2b6b5742015-03-19 19:17:53 +000038 * arm_config holds the characteristics of the differences between the three FVP
39 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
Vikram Kanigirifbb13012016-02-15 11:54:14 +000040 * at each boot stage by the primary before enabling the MMU (to allow
41 * interconnect configuration) & used thereafter. Each BL will have its own copy
42 * to allow independent operation.
Achin Gupta4f6ad662013-10-25 09:08:21 +010043 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +000044arm_config_t arm_config;
Soby Mathewb08bc042014-09-03 17:48:44 +010045
46#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
47 DEVICE0_SIZE, \
48 MT_DEVICE | MT_RW | MT_SECURE)
49
50#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
51 DEVICE1_SIZE, \
52 MT_DEVICE | MT_RW | MT_SECURE)
53
Manish V Badarkheb24c6372021-01-24 03:26:50 +000054#if FVP_GICR_REGION_PROTECTION
55#define MAP_GICD_MEM MAP_REGION_FLAT(BASE_GICD_BASE, \
56 BASE_GICD_SIZE, \
57 MT_DEVICE | MT_RW | MT_SECURE)
58
59/* Map all core's redistributor memory as read-only. After boots up,
60 * per-core map its redistributor memory as read-write */
61#define MAP_GICR_MEM MAP_REGION_FLAT(BASE_GICR_BASE, \
62 (BASE_GICR_SIZE * PLATFORM_CORE_COUNT),\
63 MT_DEVICE | MT_RO | MT_SECURE)
64#endif /* FVP_GICR_REGION_PROTECTION */
65
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010066/*
67 * Need to be mapped with write permissions in order to set a new non-volatile
68 * counter value.
69 */
Juan Castillo31a68f02015-04-14 12:49:03 +010070#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
71 DEVICE2_SIZE, \
Antonio Nino Diaz9d602fe2016-05-20 14:14:16 +010072 MT_DEVICE | MT_RW | MT_SECURE)
Juan Castillo31a68f02015-04-14 12:49:03 +010073
Jon Medhurstb1eb0932014-02-26 16:27:53 +000074/*
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010075 * Table of memory regions for various BL stages to map using the MMU.
Roberto Vargas344ff022018-10-19 16:44:18 +010076 * This doesn't include Trusted SRAM as setup_page_tables() already takes care
77 * of mapping it.
Jon Medhurstb1eb0932014-02-26 16:27:53 +000078 */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090079#ifdef IMAGE_BL1
Dan Handley2b6b5742015-03-19 19:17:53 +000080const mmap_region_t plat_arm_mmap[] = {
81 ARM_MAP_SHARED_RAM,
Manish V Badarkhe76bf27b2021-06-16 16:50:43 +010082 V2M_MAP_FLASH0_RO,
Dan Handley2b6b5742015-03-19 19:17:53 +000083 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010084 MAP_DEVICE0,
Manish V Badarkhee40334d2021-01-23 10:55:12 +000085#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Soby Mathewb08bc042014-09-03 17:48:44 +010086 MAP_DEVICE1,
Manish V Badarkhee40334d2021-01-23 10:55:12 +000087#endif
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010088#if TRUSTED_BOARD_BOOT
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010089 /* To access the Root of Trust Public Key registers. */
90 MAP_DEVICE2,
91 /* Map DRAM to authenticate NS_BL2U image. */
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010092 ARM_MAP_NS_DRAM1,
93#endif
Soby Mathewb08bc042014-09-03 17:48:44 +010094 {0}
95};
96#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090097#ifdef IMAGE_BL2
Dan Handley2b6b5742015-03-19 19:17:53 +000098const mmap_region_t plat_arm_mmap[] = {
99 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +0100100 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +0000101 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100102 MAP_DEVICE0,
Manish V Badarkhee40334d2021-01-23 10:55:12 +0000103#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Soby Mathewb08bc042014-09-03 17:48:44 +0100104 MAP_DEVICE1,
Manish V Badarkhee40334d2021-01-23 10:55:12 +0000105#endif
Dan Handley2b6b5742015-03-19 19:17:53 +0000106 ARM_MAP_NS_DRAM1,
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700107#ifdef __aarch64__
Roberto Vargasf8fda102017-08-08 11:27:20 +0100108 ARM_MAP_DRAM2,
109#endif
Manish V Badarkhe86854e72022-03-15 16:05:58 +0000110 /*
111 * Required to load HW_CONFIG, SPMC and SPs to trusted DRAM.
112 */
Achin Guptae97351d2019-10-11 15:15:19 +0100113 ARM_MAP_TRUSTED_DRAM,
Manish V Badarkheb65ae4e2022-12-12 10:14:25 +0000114
115 /*
116 * Required to load Event Log in TZC secured memory
117 */
118#if MEASURED_BOOT && (defined(SPD_tspd) || defined(SPD_opteed) || \
119defined(SPD_spmd))
120 ARM_MAP_EVENT_LOG_DRAM1,
121#endif /* MEASURED_BOOT && (SPD_tspd || SPD_opteed || SPD_spmd) */
122
Zelalem Awekec43c5632021-07-12 23:41:05 -0500123#if ENABLE_RME
124 ARM_MAP_RMM_DRAM,
125 ARM_MAP_GPT_L1_DRAM,
126#endif /* ENABLE_RME */
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +0100127#ifdef SPD_tspd
Dan Handley2b6b5742015-03-19 19:17:53 +0000128 ARM_MAP_TSP_SEC_MEM,
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +0100129#endif
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +0100130#if TRUSTED_BOARD_BOOT
131 /* To access the Root of Trust Public Key registers. */
132 MAP_DEVICE2,
John Tsichritzisc34341a2018-07-30 13:41:52 +0100133#endif /* TRUSTED_BOARD_BOOT */
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000134
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600135#if CRYPTO_SUPPORT && !RESET_TO_BL2
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000136 /*
137 * To access shared the Mbed TLS heap while booting the
138 * system with Crypto support
139 */
140 ARM_MAP_BL1_RW,
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600141#endif /* CRYPTO_SUPPORT && !RESET_TO_BL2 */
Marc Bonnici6ba5abe2021-11-29 16:59:02 +0000142#if SPM_MM || SPMC_AT_EL3
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000143 ARM_SP_IMAGE_MMAP,
144#endif
David Wang0ba499f2016-03-07 11:02:57 +0800145#if ARM_BL31_IN_DRAM
146 ARM_MAP_BL31_SEC_DRAM,
147#endif
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200148#ifdef SPD_opteed
Soby Mathew874fc9e2017-09-01 13:43:50 +0100149 ARM_MAP_OPTEE_CORE_MEM,
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200150 ARM_OPTEE_PAGEABLE_LOAD_MEM,
151#endif
Soby Mathewb08bc042014-09-03 17:48:44 +0100152 {0}
153};
154#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900155#ifdef IMAGE_BL2U
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100156const mmap_region_t plat_arm_mmap[] = {
157 MAP_DEVICE0,
158 V2M_MAP_IOFPGA,
159 {0}
160};
161#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900162#ifdef IMAGE_BL31
Dan Handley2b6b5742015-03-19 19:17:53 +0000163const mmap_region_t plat_arm_mmap[] = {
164 ARM_MAP_SHARED_RAM,
Ambroise Vincent9660dc12019-07-12 13:47:03 +0100165#if USE_DEBUGFS
166 /* Required by devfip, can be removed if devfip is not used */
167 V2M_MAP_FLASH0_RW,
168#endif /* USE_DEBUGFS */
Soby Mathew9ca28062017-10-11 16:08:58 +0100169 ARM_MAP_EL3_TZC_DRAM,
Dan Handley2b6b5742015-03-19 19:17:53 +0000170 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100171 MAP_DEVICE0,
Manish V Badarkheb24c6372021-01-24 03:26:50 +0000172#if FVP_GICR_REGION_PROTECTION
173 MAP_GICD_MEM,
174 MAP_GICR_MEM,
175#else
Soby Mathewb08bc042014-09-03 17:48:44 +0100176 MAP_DEVICE1,
Manish V Badarkheb24c6372021-01-24 03:26:50 +0000177#endif /* FVP_GICR_REGION_PROTECTION */
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100178 ARM_V2M_MAP_MEM_PROTECT,
Paul Beesleyfe975b42019-09-16 11:29:03 +0000179#if SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000180 ARM_SPM_BUF_EL3_MMAP,
181#endif
Zelalem Awekec43c5632021-07-12 23:41:05 -0500182#if ENABLE_RME
183 ARM_MAP_GPT_L1_DRAM,
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000184 ARM_MAP_EL3_RMM_SHARED_MEM,
Zelalem Awekec43c5632021-07-12 23:41:05 -0500185#endif
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000186 {0}
187};
188
Paul Beesleyfe975b42019-09-16 11:29:03 +0000189#if defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000190const mmap_region_t plat_arm_secure_partition_mmap[] = {
191 V2M_MAP_IOFPGA_EL0, /* for the UART */
Elyes Haouas183638f2023-02-13 10:05:41 +0100192 MAP_REGION_FLAT(DEVICE0_BASE,
193 DEVICE0_SIZE,
Sandrine Bailleux4808f8b2018-01-12 15:50:12 +0100194 MT_DEVICE | MT_RO | MT_SECURE | MT_USER),
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000195 ARM_SP_IMAGE_MMAP,
196 ARM_SP_IMAGE_NS_BUF_MMAP,
197 ARM_SP_IMAGE_RW_MMAP,
198 ARM_SPM_BUF_EL0_MMAP,
Soby Mathewb08bc042014-09-03 17:48:44 +0100199 {0}
200};
201#endif
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000202#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900203#ifdef IMAGE_BL32
Dan Handley2b6b5742015-03-19 19:17:53 +0000204const mmap_region_t plat_arm_mmap[] = {
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700205#ifndef __aarch64__
Soby Mathew0d268dc2016-07-11 14:13:56 +0100206 ARM_MAP_SHARED_RAM,
Joel Hutton10503cc2018-03-15 11:33:44 +0000207 ARM_V2M_MAP_MEM_PROTECT,
Soby Mathew0d268dc2016-07-11 14:13:56 +0100208#endif
Dan Handley2b6b5742015-03-19 19:17:53 +0000209 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100210 MAP_DEVICE0,
211 MAP_DEVICE1,
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000212 {0}
213};
Soby Mathewb08bc042014-09-03 17:48:44 +0100214#endif
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000215
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500216#ifdef IMAGE_RMM
217const mmap_region_t plat_arm_mmap[] = {
218 V2M_MAP_IOFPGA,
219 MAP_DEVICE0,
220 MAP_DEVICE1,
221 {0}
222};
223#endif
224
Dan Handley2b6b5742015-03-19 19:17:53 +0000225ARM_CASSERT_MMAP
Soby Mathew13ee9682015-01-22 11:22:22 +0000226
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100227#if FVP_INTERCONNECT_DRIVER != FVP_CCN
228static const int fvp_cci400_map[] = {
229 PLAT_FVP_CCI400_CLUS0_SL_PORT,
230 PLAT_FVP_CCI400_CLUS1_SL_PORT,
231};
232
233static const int fvp_cci5xx_map[] = {
234 PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
235 PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
236};
237
238static unsigned int get_interconnect_master(void)
239{
240 unsigned int master;
241 u_register_t mpidr;
242
243 mpidr = read_mpidr_el1();
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000244 master = ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) ?
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100245 MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
246
247 assert(master < FVP_CLUSTER_COUNT);
248 return master;
249}
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000250#endif
251
Paul Beesleyfe975b42019-09-16 11:29:03 +0000252#if defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000253/*
254 * Boot information passed to a secure partition during initialisation. Linear
255 * indices in MP information will be filled at runtime.
256 */
Paul Beesley45f40282019-10-15 10:57:42 +0000257static spm_mm_mp_info_t sp_mp_info[] = {
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000258 [0] = {0x80000000, 0},
259 [1] = {0x80000001, 0},
260 [2] = {0x80000002, 0},
261 [3] = {0x80000003, 0},
262 [4] = {0x80000100, 0},
263 [5] = {0x80000101, 0},
264 [6] = {0x80000102, 0},
265 [7] = {0x80000103, 0},
266};
267
Paul Beesley45f40282019-10-15 10:57:42 +0000268const spm_mm_boot_info_t plat_arm_secure_partition_boot_info = {
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000269 .h.type = PARAM_SP_IMAGE_BOOT_INFO,
270 .h.version = VERSION_1,
Paul Beesley45f40282019-10-15 10:57:42 +0000271 .h.size = sizeof(spm_mm_boot_info_t),
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000272 .h.attr = 0,
273 .sp_mem_base = ARM_SP_IMAGE_BASE,
274 .sp_mem_limit = ARM_SP_IMAGE_LIMIT,
275 .sp_image_base = ARM_SP_IMAGE_BASE,
276 .sp_stack_base = PLAT_SP_IMAGE_STACK_BASE,
277 .sp_heap_base = ARM_SP_IMAGE_HEAP_BASE,
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +0100278 .sp_ns_comm_buf_base = PLAT_SP_IMAGE_NS_BUF_BASE,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000279 .sp_shared_buf_base = PLAT_SPM_BUF_BASE,
280 .sp_image_size = ARM_SP_IMAGE_SIZE,
281 .sp_pcpu_stack_size = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
282 .sp_heap_size = ARM_SP_IMAGE_HEAP_SIZE,
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +0100283 .sp_ns_comm_buf_size = PLAT_SP_IMAGE_NS_BUF_SIZE,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000284 .sp_shared_buf_size = PLAT_SPM_BUF_SIZE,
285 .num_sp_mem_regions = ARM_SP_IMAGE_NUM_MEM_REGIONS,
286 .num_cpus = PLATFORM_CORE_COUNT,
287 .mp_info = &sp_mp_info[0],
288};
289
290const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
291{
292 return plat_arm_secure_partition_mmap;
293}
294
Paul Beesley45f40282019-10-15 10:57:42 +0000295const struct spm_mm_boot_info *plat_get_secure_partition_boot_info(
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000296 void *cookie)
297{
298 return &plat_arm_secure_partition_boot_info;
299}
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100300#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100301
Achin Gupta4f6ad662013-10-25 09:08:21 +0100302/*******************************************************************************
303 * A single boot loader stack is expected to work on both the Foundation FVP
304 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
305 * SYS_ID register provides a mechanism for detecting the differences between
306 * these platforms. This information is stored in a per-BL array to allow the
307 * code to take the correct path.Per BL platform configuration.
308 ******************************************************************************/
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100309void __init fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100310{
Soby Mathew8e2f2872014-08-14 12:49:05 +0100311 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100312
Dan Handley2b6b5742015-03-19 19:17:53 +0000313 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
314 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
315 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
316 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
317 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100318
Andrew Thoelke960347d2014-06-26 14:27:26 +0100319 if (arch != ARCH_MODEL) {
320 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000321 panic();
Andrew Thoelke960347d2014-06-26 14:27:26 +0100322 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100323
324 /*
325 * The build field in the SYS_ID tells which variant of the GIC
326 * memory is implemented by the model.
327 */
328 switch (bld) {
329 case BLD_GIC_VE_MMAP:
Soby Mathewcf022c52016-01-13 17:06:00 +0000330 ERROR("Legacy Versatile Express memory map for GIC peripheral"
331 " is not supported\n");
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000332 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100333 break;
334 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100335 break;
336 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100337 ERROR("Unsupported board build %x\n", bld);
338 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100339 }
340
341 /*
342 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
343 * for the Foundation FVP.
344 */
345 switch (hbi) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000346 case HBI_FOUNDATION_FVP:
Dan Handley2b6b5742015-03-19 19:17:53 +0000347 arm_config.flags = 0;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100348
349 /*
350 * Check for supported revisions of Foundation FVP
351 * Allow future revisions to run but emit warning diagnostic
352 */
353 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000354 case REV_FOUNDATION_FVP_V2_0:
355 case REV_FOUNDATION_FVP_V2_1:
356 case REV_FOUNDATION_FVP_v9_1:
Sandrine Bailleux8b33d702016-09-22 09:46:50 +0100357 case REV_FOUNDATION_FVP_v9_6:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100358 break;
359 default:
360 WARN("Unrecognized Foundation FVP revision %x\n", rev);
361 break;
362 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100363 break;
Dan Handley2b6b5742015-03-19 19:17:53 +0000364 case HBI_BASE_FVP:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100365 arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100366
367 /*
368 * Check for supported revisions
369 * Allow future revisions to run but emit warning diagnostic
370 */
371 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000372 case REV_BASE_FVP_V0:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100373 arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
374 break;
375 case REV_BASE_FVP_REVC:
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100376 arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100377 ARM_CONFIG_FVP_HAS_CCI5XX);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100378 break;
379 default:
380 WARN("Unrecognized Base FVP revision %x\n", rev);
381 break;
382 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100383 break;
384 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100385 ERROR("Unsupported board HBI number 0x%x\n", hbi);
386 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100387 }
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100388
389 /*
390 * We assume that the presence of MT bit, and therefore shifted
391 * affinities, is uniform across the platform: either all CPUs, or no
392 * CPUs implement it.
393 */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000394 if ((read_mpidr_el1() & MPIDR_MT_MASK) != 0U)
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100395 arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100396}
Vikram Kanigiri96377452014-04-24 11:02:16 +0100397
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000398
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100399void __init fvp_interconnect_init(void)
Vikram Kanigiri96377452014-04-24 11:02:16 +0100400{
Soby Mathew7356b1e2016-03-24 10:12:42 +0000401#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100402 if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000403 ERROR("Unrecognized CCN variant detected. Only CCN-502 is supported");
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100404 panic();
405 }
406
407 plat_arm_interconnect_init();
408#else
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000409 uintptr_t cci_base = 0U;
410 const int *cci_map = NULL;
411 unsigned int map_size = 0U;
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100412
413 /* Initialize the right interconnect */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000414 if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100415 cci_base = PLAT_FVP_CCI5XX_BASE;
416 cci_map = fvp_cci5xx_map;
417 map_size = ARRAY_SIZE(fvp_cci5xx_map);
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000418 } else if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100419 cci_base = PLAT_FVP_CCI400_BASE;
420 cci_map = fvp_cci400_map;
421 map_size = ARRAY_SIZE(fvp_cci400_map);
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000422 } else {
423 return;
Soby Mathew7356b1e2016-03-24 10:12:42 +0000424 }
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100425
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000426 assert(cci_base != 0U);
427 assert(cci_map != NULL);
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100428 cci_init(cci_base, cci_map, map_size);
429#endif
Dan Handleybe234f92014-08-04 16:11:15 +0100430}
431
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000432void fvp_interconnect_enable(void)
Dan Handleybe234f92014-08-04 16:11:15 +0100433{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100434#if FVP_INTERCONNECT_DRIVER == FVP_CCN
435 plat_arm_interconnect_enter_coherency();
436#else
437 unsigned int master;
438
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000439 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
440 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100441 master = get_interconnect_master();
442 cci_enable_snoop_dvm_reqs(master);
443 }
444#endif
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000445}
446
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000447void fvp_interconnect_disable(void)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000448{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100449#if FVP_INTERCONNECT_DRIVER == FVP_CCN
450 plat_arm_interconnect_exit_coherency();
451#else
452 unsigned int master;
453
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000454 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
455 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100456 master = get_interconnect_master();
457 cci_disable_snoop_dvm_reqs(master);
458 }
459#endif
Vikram Kanigiri96377452014-04-24 11:02:16 +0100460}
John Tsichritzisc34341a2018-07-30 13:41:52 +0100461
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000462#if CRYPTO_SUPPORT
John Tsichritzisc34341a2018-07-30 13:41:52 +0100463int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size)
464{
465 assert(heap_addr != NULL);
466 assert(heap_size != NULL);
467
468 return arm_get_mbedtls_heap(heap_addr, heap_size);
469}
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000470#endif /* CRYPTO_SUPPORT */
Alexei Fedorov7131d832019-08-16 14:15:59 +0100471
472void fvp_timer_init(void)
473{
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500474#if USE_SP804_TIMER
Alexei Fedorov7131d832019-08-16 14:15:59 +0100475 /* Enable the clock override for SP804 timer 0, which means that no
476 * clock dividers are applied and the raw (35MHz) clock will be used.
477 */
478 mmio_write_32(V2M_SP810_BASE, FVP_SP810_CTRL_TIM0_OV);
479
480 /* Initialize delay timer driver using SP804 dual timer 0 */
481 sp804_timer_init(V2M_SP804_TIMER0_BASE,
482 SP804_TIMER_CLKMULT, SP804_TIMER_CLKDIV);
483#else
484 generic_delay_timer_init();
485
486 /* Enable System level generic timer */
487 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
488 CNTCR_FCREQ(0U) | CNTCR_EN);
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500489#endif /* USE_SP804_TIMER */
Alexei Fedorov7131d832019-08-16 14:15:59 +0100490}
Manish V Badarkhea637c3f2020-08-04 17:09:10 +0100491
492/*****************************************************************************
493 * plat_is_smccc_feature_available() - This function checks whether SMCCC
494 * feature is availabile for platform.
495 * @fid: SMCCC function id
496 *
497 * Return SMC_ARCH_CALL_SUCCESS if SMCCC feature is available and
498 * SMC_ARCH_CALL_NOT_SUPPORTED otherwise.
499 *****************************************************************************/
500int32_t plat_is_smccc_feature_available(u_register_t fid)
501{
502 switch (fid) {
503 case SMCCC_ARCH_SOC_ID:
504 return SMC_ARCH_CALL_SUCCESS;
505 default:
506 return SMC_ARCH_CALL_NOT_SUPPORTED;
507 }
508}
509
510/* Get SOC version */
511int32_t plat_get_soc_version(void)
512{
513 return (int32_t)
Yann Gautieree050772021-05-20 14:57:34 +0200514 (SOC_ID_SET_JEP_106(ARM_SOC_CONTINUATION_CODE,
515 ARM_SOC_IDENTIFICATION_CODE) |
516 (FVP_SOC_ID & SOC_ID_IMPL_DEF_MASK));
Manish V Badarkhea637c3f2020-08-04 17:09:10 +0100517}
518
519/* Get SOC revision */
520int32_t plat_get_soc_revision(void)
521{
522 unsigned int sys_id;
523
524 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
Yann Gautieree050772021-05-20 14:57:34 +0200525 return (int32_t)(((sys_id >> V2M_SYS_ID_REV_SHIFT) &
526 V2M_SYS_ID_REV_MASK) & SOC_ID_REV_MASK);
Manish V Badarkhea637c3f2020-08-04 17:09:10 +0100527}
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000528
529#if ENABLE_RME
530/*
531 * Get a pointer to the RMM-EL3 Shared buffer and return it
532 * through the pointer passed as parameter.
533 *
534 * This function returns the size of the shared buffer.
535 */
536size_t plat_rmmd_get_el3_rmm_shared_mem(uintptr_t *shared)
537{
538 *shared = (uintptr_t)RMM_SHARED_BASE;
539
540 return (size_t)RMM_SHARED_SIZE;
541}
Javier Almansa Sobrino4165e842022-04-25 17:18:15 +0100542
AlexeiFedorov8e754f92022-12-14 17:28:11 +0000543int plat_rmmd_load_manifest(struct rmm_manifest *manifest)
Javier Almansa Sobrino4165e842022-04-25 17:18:15 +0100544{
AlexeiFedorov334d2352022-12-29 15:57:40 +0000545 uint64_t checksum, num_banks;
546 struct ns_dram_bank *bank_ptr;
AlexeiFedorov8e754f92022-12-14 17:28:11 +0000547
Javier Almansa Sobrino4165e842022-04-25 17:18:15 +0100548 assert(manifest != NULL);
549
AlexeiFedorov334d2352022-12-29 15:57:40 +0000550 /* Get number of DRAM banks */
551 num_banks = FCONF_GET_PROPERTY(hw_config, dram_layout, num_banks);
552 assert(num_banks <= ARM_DRAM_NUM_BANKS);
553
Javier Almansa Sobrino4165e842022-04-25 17:18:15 +0100554 manifest->version = RMMD_MANIFEST_VERSION;
Javier Almansa Sobrino04a6f2f2022-12-01 17:20:45 +0000555 manifest->padding = 0U; /* RES0 */
Javier Almansa Sobrino4165e842022-04-25 17:18:15 +0100556 manifest->plat_data = (uintptr_t)NULL;
AlexeiFedorov334d2352022-12-29 15:57:40 +0000557 manifest->plat_dram.num_banks = num_banks;
AlexeiFedorov8e754f92022-12-14 17:28:11 +0000558
AlexeiFedorov334d2352022-12-29 15:57:40 +0000559 /*
560 * Array ns_dram_banks[] follows ns_dram_info structure:
561 *
562 * +-----------------------------------+
563 * | offset | field | comment |
564 * +----------+-----------+------------+
565 * | 0 | version | 0x00000002 |
566 * +----------+-----------+------------+
567 * | 4 | padding | 0x00000000 |
568 * +----------+-----------+------------+
569 * | 8 | plat_data | NULL |
570 * +----------+-----------+------------+
571 * | 16 | num_banks | |
572 * +----------+-----------+ |
573 * | 24 | banks | plat_dram |
574 * +----------+-----------+ |
575 * | 32 | checksum | |
576 * +----------+-----------+------------+
577 * | 40 | base 0 | |
578 * +----------+-----------+ bank[0] |
579 * | 48 | size 0 | |
580 * +----------+-----------+------------+
581 * | 56 | base 1 | |
582 * +----------+-----------+ bank[1] |
583 * | 64 | size 1 | |
584 * +----------+-----------+------------+
585 */
586 bank_ptr = (struct ns_dram_bank *)
587 ((uintptr_t)&manifest->plat_dram.checksum +
588 sizeof(manifest->plat_dram.checksum));
589
590 manifest->plat_dram.banks = bank_ptr;
AlexeiFedorov8e754f92022-12-14 17:28:11 +0000591
AlexeiFedorov334d2352022-12-29 15:57:40 +0000592 /* Calculate checksum of plat_dram structure */
593 checksum = num_banks + (uint64_t)bank_ptr;
AlexeiFedorov8e754f92022-12-14 17:28:11 +0000594
AlexeiFedorov334d2352022-12-29 15:57:40 +0000595 /* Store FVP DRAM banks data in Boot Manifest */
596 for (unsigned long i = 0UL; i < num_banks; i++) {
597 uintptr_t base = FCONF_GET_PROPERTY(hw_config, dram_layout, dram_bank[i].base);
598 uint64_t size = FCONF_GET_PROPERTY(hw_config, dram_layout, dram_bank[i].size);
AlexeiFedorov8e754f92022-12-14 17:28:11 +0000599
AlexeiFedorov334d2352022-12-29 15:57:40 +0000600 bank_ptr[i].base = base;
601 bank_ptr[i].size = size;
AlexeiFedorov8e754f92022-12-14 17:28:11 +0000602
AlexeiFedorov334d2352022-12-29 15:57:40 +0000603 /* Update checksum */
604 checksum += base + size;
AlexeiFedorov8e754f92022-12-14 17:28:11 +0000605 }
606
AlexeiFedorov334d2352022-12-29 15:57:40 +0000607 /* Checksum must be 0 */
608 manifest->plat_dram.checksum = ~checksum + 1UL;
Javier Almansa Sobrino4165e842022-04-25 17:18:15 +0100609
610 return 0;
611}
AlexeiFedorov8e754f92022-12-14 17:28:11 +0000612#endif /* ENABLE_RME */