blob: b237505d3e6092fb6d67395ceca0946e94abfae0 [file] [log] [blame]
wdenk9c53f402003-10-15 23:53:47 +00001/*
Kumar Gala8975d7a2010-12-30 12:09:53 -06002 * Copyright 2007-2011 Freescale Semiconductor, Inc.
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -05003 *
wdenk9c53f402003-10-15 23:53:47 +00004 * (C) Copyright 2003 Motorola Inc.
5 * Modified by Xianghua Xiao, X.Xiao@motorola.com
6 *
7 * (C) Copyright 2000
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020010 * SPDX-License-Identifier: GPL-2.0+
wdenk9c53f402003-10-15 23:53:47 +000011 */
12
13#include <common.h>
14#include <watchdog.h>
15#include <asm/processor.h>
16#include <ioports.h>
Kumar Galaeb453df2010-04-20 10:21:25 -050017#include <sata.h>
Kumar Gala2683c532011-04-13 08:37:44 -050018#include <fm_eth.h>
wdenk9c53f402003-10-15 23:53:47 +000019#include <asm/io.h>
Kumar Gala6b245b92010-05-05 22:35:27 -050020#include <asm/cache.h>
Kumar Gala9772ee72008-01-16 22:38:34 -060021#include <asm/mmu.h>
York Sunb1954252013-09-16 12:49:31 -070022#include <asm/fsl_errata.h>
Kumar Gala95fd2f62008-01-16 01:13:58 -060023#include <asm/fsl_law.h>
Kumar Galaeb453df2010-04-20 10:21:25 -050024#include <asm/fsl_serdes.h>
Liu Gang4cc85322012-03-08 00:33:17 +000025#include <asm/fsl_srio.h>
ramneek mehreshc65e8822013-08-05 16:00:16 +053026#include <fsl_usb.h>
York Sun53155532012-08-08 18:04:53 +000027#include <hwconfig.h>
Timur Tabid7acf5c2011-11-21 17:10:23 -060028#include <linux/compiler.h>
Kumar Gala36d6b3f2008-01-17 16:48:33 -060029#include "mp.h"
Timur Tabi275f4bb2011-11-22 09:21:25 -060030#ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND
Haiying Wangc0938d62011-02-07 16:14:15 -050031#include <nand.h>
32#include <errno.h>
33#endif
wdenk9c53f402003-10-15 23:53:47 +000034
Timur Tabid7acf5c2011-11-21 17:10:23 -060035#include "../../../../drivers/block/fsl_sata.h"
Zhao Qiangb818ba22014-03-21 16:21:45 +080036#ifdef CONFIG_U_QE
37#include "../../../../drivers/qe/qe.h"
38#endif
Timur Tabid7acf5c2011-11-21 17:10:23 -060039
Wolfgang Denk6405a152006-03-31 18:32:53 +020040DECLARE_GLOBAL_DATA_PTR;
41
Nikhil Badola006e83a2014-04-15 14:44:52 +053042#ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
43/*
44 * For deriving usb clock from 100MHz sysclk, reference divisor is set
45 * to a value of 5, which gives an intermediate value 20(100/5). The
46 * multiplication factor integer is set to 24, which when multiplied to
47 * above intermediate value provides clock for usb ip.
48 */
49void usb_single_source_clk_configure(struct ccsr_usb_phy *usb_phy)
50{
51 sys_info_t sysinfo;
52
53 get_sys_info(&sysinfo);
54 if (sysinfo.diff_sysclk == 1) {
55 clrbits_be32(&usb_phy->pllprg[1],
56 CONFIG_SYS_FSL_USB_PLLPRG2_MFI);
57 setbits_be32(&usb_phy->pllprg[1],
58 CONFIG_SYS_FSL_USB_PLLPRG2_REF_DIV_INTERNAL_CLK |
59 CONFIG_SYS_FSL_USB_PLLPRG2_MFI_INTERNAL_CLK |
60 CONFIG_SYS_FSL_USB_INTERNAL_SOC_CLK_EN);
61 }
62}
63#endif
64
Suresh Gupta086f0a72014-02-26 14:29:12 +053065#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
66void fsl_erratum_a006261_workaround(struct ccsr_usb_phy __iomem *usb_phy)
67{
68#ifdef CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE
69 u32 xcvrprg = in_be32(&usb_phy->port1.xcvrprg);
70
71 /* Increase Disconnect Threshold by 50mV */
72 xcvrprg &= ~CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_MASK |
73 INC_DCNT_THRESHOLD_50MV;
74 /* Enable programming of USB High speed Disconnect threshold */
75 xcvrprg |= CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_EN;
76 out_be32(&usb_phy->port1.xcvrprg, xcvrprg);
77
78 xcvrprg = in_be32(&usb_phy->port2.xcvrprg);
79 /* Increase Disconnect Threshold by 50mV */
80 xcvrprg &= ~CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_MASK |
81 INC_DCNT_THRESHOLD_50MV;
82 /* Enable programming of USB High speed Disconnect threshold */
83 xcvrprg |= CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_EN;
84 out_be32(&usb_phy->port2.xcvrprg, xcvrprg);
85#else
86
87 u32 temp = 0;
88 u32 status = in_be32(&usb_phy->status1);
89
90 u32 squelch_prog_rd_0_2 =
91 (status >> CONFIG_SYS_FSL_USB_SQUELCH_PROG_RD_0)
92 & CONFIG_SYS_FSL_USB_SQUELCH_PROG_MASK;
93
94 u32 squelch_prog_rd_3_5 =
95 (status >> CONFIG_SYS_FSL_USB_SQUELCH_PROG_RD_3)
96 & CONFIG_SYS_FSL_USB_SQUELCH_PROG_MASK;
97
98 setbits_be32(&usb_phy->config1,
99 CONFIG_SYS_FSL_USB_HS_DISCNCT_INC);
100 setbits_be32(&usb_phy->config2,
101 CONFIG_SYS_FSL_USB_RX_AUTO_CAL_RD_WR_SEL);
102
103 temp = squelch_prog_rd_0_2 << CONFIG_SYS_FSL_USB_SQUELCH_PROG_WR_0;
104 out_be32(&usb_phy->config2, in_be32(&usb_phy->config2) | temp);
105
106 temp = squelch_prog_rd_3_5 << CONFIG_SYS_FSL_USB_SQUELCH_PROG_WR_3;
107 out_be32(&usb_phy->config2, in_be32(&usb_phy->config2) | temp);
108#endif
109}
110#endif
111
112
Zhao Qiangb818ba22014-03-21 16:21:45 +0800113#if defined(CONFIG_QE) && !defined(CONFIG_U_QE)
Andy Flemingee0e9172007-08-14 00:14:25 -0500114extern qe_iop_conf_t qe_iop_conf_tab[];
115extern void qe_config_iopin(u8 port, u8 pin, int dir,
116 int open_drain, int assign);
117extern void qe_init(uint qe_base);
118extern void qe_reset(void);
119
120static void config_qe_ioports(void)
121{
122 u8 port, pin;
123 int dir, open_drain, assign;
124 int i;
125
126 for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
127 port = qe_iop_conf_tab[i].port;
128 pin = qe_iop_conf_tab[i].pin;
129 dir = qe_iop_conf_tab[i].dir;
130 open_drain = qe_iop_conf_tab[i].open_drain;
131 assign = qe_iop_conf_tab[i].assign;
132 qe_config_iopin(port, pin, dir, open_drain, assign);
133 }
134}
135#endif
Matthew McClintock148e26a2006-06-28 10:43:36 -0500136
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500137#ifdef CONFIG_CPM2
Kumar Galacd113a02007-11-28 00:36:33 -0600138void config_8560_ioports (volatile ccsr_cpm_t * cpm)
wdenk9c53f402003-10-15 23:53:47 +0000139{
140 int portnum;
141
142 for (portnum = 0; portnum < 4; portnum++) {
143 uint pmsk = 0,
144 ppar = 0,
145 psor = 0,
146 pdir = 0,
147 podr = 0,
148 pdat = 0;
149 iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
150 iop_conf_t *eiopc = iopc + 32;
151 uint msk = 1;
152
153 /*
154 * NOTE:
155 * index 0 refers to pin 31,
156 * index 31 refers to pin 0
157 */
158 while (iopc < eiopc) {
159 if (iopc->conf) {
160 pmsk |= msk;
161 if (iopc->ppar)
162 ppar |= msk;
163 if (iopc->psor)
164 psor |= msk;
165 if (iopc->pdir)
166 pdir |= msk;
167 if (iopc->podr)
168 podr |= msk;
169 if (iopc->pdat)
170 pdat |= msk;
171 }
172
173 msk <<= 1;
174 iopc++;
175 }
176
177 if (pmsk != 0) {
Kumar Galacd113a02007-11-28 00:36:33 -0600178 volatile ioport_t *iop = ioport_addr (cpm, portnum);
wdenk9c53f402003-10-15 23:53:47 +0000179 uint tpmsk = ~pmsk;
180
181 /*
182 * the (somewhat confused) paragraph at the
183 * bottom of page 35-5 warns that there might
184 * be "unknown behaviour" when programming
185 * PSORx and PDIRx, if PPARx = 1, so I
186 * decided this meant I had to disable the
187 * dedicated function first, and enable it
188 * last.
189 */
190 iop->ppar &= tpmsk;
191 iop->psor = (iop->psor & tpmsk) | psor;
192 iop->podr = (iop->podr & tpmsk) | podr;
193 iop->pdat = (iop->pdat & tpmsk) | pdat;
194 iop->pdir = (iop->pdir & tpmsk) | pdir;
195 iop->ppar |= ppar;
196 }
197 }
198}
199#endif
200
Kumar Gala76eef3e2009-03-19 03:40:08 -0500201#ifdef CONFIG_SYS_FSL_CPC
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530202#if defined(CONFIG_RAMBOOT_PBL) || defined(CONFIG_SYS_CPC_REINIT_F)
Tang Yuantianefd6da62014-07-04 17:39:26 +0800203void disable_cpc_sram(void)
Kumar Gala76eef3e2009-03-19 03:40:08 -0500204{
205 int i;
Kumar Gala76eef3e2009-03-19 03:40:08 -0500206
207 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
208
209 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
Shaohui Xie25a2b392011-03-16 10:10:32 +0800210 if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) {
211 /* find and disable LAW of SRAM */
212 struct law_entry law = find_law(CONFIG_SYS_INIT_L3_ADDR);
213
214 if (law.index == -1) {
215 printf("\nFatal error happened\n");
216 return;
217 }
218 disable_law(law.index);
219
220 clrbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_CDQ_SPEC_DIS);
221 out_be32(&cpc->cpccsr0, 0);
222 out_be32(&cpc->cpcsrcr0, 0);
223 }
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530224 }
225}
Shaohui Xie25a2b392011-03-16 10:10:32 +0800226#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500227
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530228#if defined(T1040_TDM_QUIRK_CCSR_BASE)
229#ifdef CONFIG_POST
230#error POST memory test cannot be enabled with TDM
231#endif
232static void enable_tdm_law(void)
233{
234 int ret;
235 char buffer[HWCONFIG_BUFFER_SIZE] = {0};
236 int tdm_hwconfig_enabled = 0;
237
238 /*
239 * Extract hwconfig from environment since environment
240 * is not setup properly yet. Search for tdm entry in
241 * hwconfig.
242 */
243 ret = getenv_f("hwconfig", buffer, sizeof(buffer));
244 if (ret > 0) {
245 tdm_hwconfig_enabled = hwconfig_f("tdm", buffer);
246 /* If tdm is defined in hwconfig, set law for tdm workaround */
247 if (tdm_hwconfig_enabled)
248 set_next_law(T1040_TDM_QUIRK_CCSR_BASE, LAW_SIZE_16M,
249 LAW_TRGT_IF_CCSR);
250 }
251}
252#endif
253
Tang Yuantianefd6da62014-07-04 17:39:26 +0800254void enable_cpc(void)
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530255{
256 int i;
257 u32 size = 0;
258
259 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
260
261 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
262 u32 cpccfg0 = in_be32(&cpc->cpccfg0);
263 size += CPC_CFG0_SZ_K(cpccfg0);
264
Kumar Gala9780b592011-01-13 01:54:01 -0600265#ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A002
266 setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_TAG_ECC_SCRUB_DIS);
267#endif
Kumar Gala887c0e12011-01-13 01:56:18 -0600268#ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A003
269 setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_DATA_ECC_SCRUB_DIS);
270#endif
Scott Wood3f4a5c42013-05-15 17:50:13 -0500271#ifdef CONFIG_SYS_FSL_ERRATUM_A006593
272 setbits_be32(&cpc->cpchdbcr0, 1 << (31 - 21));
273#endif
York Sunb1954252013-09-16 12:49:31 -0700274#ifdef CONFIG_SYS_FSL_ERRATUM_A006379
275 if (has_erratum_a006379()) {
276 setbits_be32(&cpc->cpchdbcr0,
277 CPC_HDBCR0_SPLRU_LEVEL_EN);
278 }
279#endif
Kumar Gala9780b592011-01-13 01:54:01 -0600280
Kumar Gala76eef3e2009-03-19 03:40:08 -0500281 out_be32(&cpc->cpccsr0, CPC_CSR0_CE | CPC_CSR0_PE);
282 /* Read back to sync write */
283 in_be32(&cpc->cpccsr0);
284
285 }
286
Shruti Kanetkar3adfb912013-08-15 11:25:37 -0500287 puts("Corenet Platform Cache: ");
288 print_size(size * 1024, " enabled\n");
Kumar Gala76eef3e2009-03-19 03:40:08 -0500289}
290
Kim Phillips402673f2012-10-29 13:34:38 +0000291static void invalidate_cpc(void)
Kumar Gala76eef3e2009-03-19 03:40:08 -0500292{
293 int i;
294 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
295
296 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
Shaohui Xie25a2b392011-03-16 10:10:32 +0800297 /* skip CPC when it used as all SRAM */
298 if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN)
299 continue;
Kumar Gala76eef3e2009-03-19 03:40:08 -0500300 /* Flash invalidate the CPC and clear all the locks */
301 out_be32(&cpc->cpccsr0, CPC_CSR0_FI | CPC_CSR0_LFC);
302 while (in_be32(&cpc->cpccsr0) & (CPC_CSR0_FI | CPC_CSR0_LFC))
303 ;
304 }
305}
306#else
307#define enable_cpc()
308#define invalidate_cpc()
Tang Yuantianefd6da62014-07-04 17:39:26 +0800309#define disable_cpc_sram()
Kumar Gala76eef3e2009-03-19 03:40:08 -0500310#endif /* CONFIG_SYS_FSL_CPC */
311
wdenk9c53f402003-10-15 23:53:47 +0000312/*
313 * Breathe some life into the CPU...
314 *
315 * Set up the memory map
316 * initialize a bunch of registers
317 */
318
Kumar Gala24f86a82009-09-17 01:52:37 -0500319#ifdef CONFIG_FSL_CORENET
320static void corenet_tb_init(void)
321{
322 volatile ccsr_rcpm_t *rcpm =
323 (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
324 volatile ccsr_pic_t *pic =
Kim Phillips2ecbfeb2010-08-09 18:39:57 -0500325 (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
Kumar Gala24f86a82009-09-17 01:52:37 -0500326 u32 whoami = in_be32(&pic->whoami);
327
328 /* Enable the timebase register for this core */
329 out_be32(&rcpm->ctbenrl, (1 << whoami));
330}
331#endif
332
York Sun7b083df2014-03-28 15:07:27 -0700333#ifdef CONFIG_SYS_FSL_ERRATUM_A007212
334void fsl_erratum_a007212_workaround(void)
335{
336 ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
337 u32 ddr_pll_ratio;
338 u32 __iomem *plldgdcr1 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c20);
339 u32 __iomem *plldadcr1 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c28);
340 u32 __iomem *dpdovrcr4 = (void *)(CONFIG_SYS_DCSRBAR + 0x21e80);
341#if (CONFIG_NUM_DDR_CONTROLLERS >= 2)
342 u32 __iomem *plldgdcr2 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c40);
343 u32 __iomem *plldadcr2 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c48);
344#if (CONFIG_NUM_DDR_CONTROLLERS >= 3)
345 u32 __iomem *plldgdcr3 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c60);
346 u32 __iomem *plldadcr3 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c68);
347#endif
348#endif
349 /*
350 * Even this workaround applies to selected version of SoCs, it is
351 * safe to apply to all versions, with the limitation of odd ratios.
352 * If RCW has disabled DDR PLL, we have to apply this workaround,
353 * otherwise DDR will not work.
354 */
355 ddr_pll_ratio = (in_be32(&gur->rcwsr[0]) >>
356 FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT) &
357 FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
358 /* check if RCW sets ratio to 0, required by this workaround */
359 if (ddr_pll_ratio != 0)
360 return;
361 ddr_pll_ratio = (in_be32(&gur->rcwsr[0]) >>
362 FSL_CORENET_RCWSR0_MEM_PLL_RAT_RESV_SHIFT) &
363 FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
364 /* check if reserved bits have the desired ratio */
365 if (ddr_pll_ratio == 0) {
366 printf("Error: Unknown DDR PLL ratio!\n");
367 return;
368 }
369 ddr_pll_ratio >>= 1;
370
371 setbits_be32(plldadcr1, 0x02000001);
372#if (CONFIG_NUM_DDR_CONTROLLERS >= 2)
373 setbits_be32(plldadcr2, 0x02000001);
374#if (CONFIG_NUM_DDR_CONTROLLERS >= 3)
375 setbits_be32(plldadcr3, 0x02000001);
376#endif
377#endif
378 setbits_be32(dpdovrcr4, 0xe0000000);
379 out_be32(plldgdcr1, 0x08000001 | (ddr_pll_ratio << 1));
380#if (CONFIG_NUM_DDR_CONTROLLERS >= 2)
381 out_be32(plldgdcr2, 0x08000001 | (ddr_pll_ratio << 1));
382#if (CONFIG_NUM_DDR_CONTROLLERS >= 3)
383 out_be32(plldgdcr3, 0x08000001 | (ddr_pll_ratio << 1));
384#endif
385#endif
386 udelay(100);
387 clrbits_be32(plldadcr1, 0x02000001);
388#if (CONFIG_NUM_DDR_CONTROLLERS >= 2)
389 clrbits_be32(plldadcr2, 0x02000001);
390#if (CONFIG_NUM_DDR_CONTROLLERS >= 3)
391 clrbits_be32(plldadcr3, 0x02000001);
392#endif
393#endif
394 clrbits_be32(dpdovrcr4, 0xe0000000);
395}
396#endif
397
York Sun695c0c32014-04-30 14:43:47 -0700398ulong cpu_init_f(void)
wdenk9c53f402003-10-15 23:53:47 +0000399{
York Sun695c0c32014-04-30 14:43:47 -0700400 ulong flag = 0;
wdenk9c53f402003-10-15 23:53:47 +0000401 extern void m8560_cpm_reset (void);
Stephen George5bbf29c2011-07-20 09:47:26 -0500402#ifdef CONFIG_SYS_DCSRBAR_PHYS
403 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
404#endif
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000405#if defined(CONFIG_SECURE_BOOT)
406 struct law_entry law;
407#endif
Peter Tyser30103c62008-11-11 10:17:10 -0600408#ifdef CONFIG_MPC8548
409 ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
410 uint svr = get_svr();
411
412 /*
413 * CPU2 errata workaround: A core hang possible while executing
414 * a msync instruction and a snoopable transaction from an I/O
415 * master tagged to make quick forward progress is present.
416 * Fixed in silicon rev 2.1.
417 */
418 if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
419 out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
420#endif
wdenk9c53f402003-10-15 23:53:47 +0000421
Kumar Gala9772ee72008-01-16 22:38:34 -0600422 disable_tlb(14);
423 disable_tlb(15);
424
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000425#if defined(CONFIG_SECURE_BOOT)
426 /* Disable the LAW created for NOR flash by the PBI commands */
427 law = find_law(CONFIG_SYS_PBI_FLASH_BASE);
428 if (law.index != -1)
429 disable_law(law.index);
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530430
431#if defined(CONFIG_SYS_CPC_REINIT_F)
432 disable_cpc_sram();
433#endif
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000434#endif
435
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500436#ifdef CONFIG_CPM2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200437 config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR);
wdenk9c53f402003-10-15 23:53:47 +0000438#endif
439
Becky Bruce0d4cee12010-06-17 11:37:20 -0500440 init_early_memctl_regs();
wdenk9c53f402003-10-15 23:53:47 +0000441
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500442#if defined(CONFIG_CPM2)
wdenk9c53f402003-10-15 23:53:47 +0000443 m8560_cpm_reset();
444#endif
Zhao Qiangb818ba22014-03-21 16:21:45 +0800445
446#if defined(CONFIG_QE) && !defined(CONFIG_U_QE)
Andy Flemingee0e9172007-08-14 00:14:25 -0500447 /* Config QE ioports */
448 config_qe_ioports();
449#endif
Zhao Qiangb818ba22014-03-21 16:21:45 +0800450
Peter Tysera9af1dc2009-06-30 17:15:47 -0500451#if defined(CONFIG_FSL_DMA)
452 dma_init();
453#endif
Kumar Gala24f86a82009-09-17 01:52:37 -0500454#ifdef CONFIG_FSL_CORENET
455 corenet_tb_init();
456#endif
Kumar Gala42f99182009-11-12 10:26:16 -0600457 init_used_tlb_cams();
Kumar Gala76eef3e2009-03-19 03:40:08 -0500458
459 /* Invalidate the CPC before DDR gets enabled */
460 invalidate_cpc();
Stephen George5bbf29c2011-07-20 09:47:26 -0500461
462 #ifdef CONFIG_SYS_DCSRBAR_PHYS
463 /* set DCSRCR so that DCSR space is 1G */
464 setbits_be32(&gur->dcsrcr, FSL_CORENET_DCSR_SZ_1G);
465 in_be32(&gur->dcsrcr);
466#endif
467
Tang Yuantiana7364af2014-04-17 15:33:46 +0800468#ifdef CONFIG_SYS_DCSRBAR_PHYS
469#ifdef CONFIG_DEEP_SLEEP
470 /* disable the console if boot from deep sleep */
471 if (in_be32(&gur->scrtsr[0]) & (1 << 3))
York Sun695c0c32014-04-30 14:43:47 -0700472 flag = GD_FLG_SILENT | GD_FLG_DISABLE_CONSOLE;
Tang Yuantiana7364af2014-04-17 15:33:46 +0800473#endif
474#endif
York Sun7b083df2014-03-28 15:07:27 -0700475#ifdef CONFIG_SYS_FSL_ERRATUM_A007212
476 fsl_erratum_a007212_workaround();
477#endif
478
York Sun695c0c32014-04-30 14:43:47 -0700479 return flag;
wdenk9c53f402003-10-15 23:53:47 +0000480}
481
Kumar Galaa38a9ce2010-12-15 03:50:47 -0600482/* Implement a dummy function for those platforms w/o SERDES */
483static void __fsl_serdes__init(void)
484{
485 return ;
486}
487__attribute__((weak, alias("__fsl_serdes__init"))) void fsl_serdes_init(void);
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500488
Prabhakar Kushwahacc3c5b62013-08-29 13:10:38 +0530489#if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
York Sunc3d87b12012-10-08 07:44:08 +0000490int enable_cluster_l2(void)
491{
492 int i = 0;
Shengzhou Liu26ed2d02014-04-25 16:31:22 +0800493 u32 cluster, svr = get_svr();
York Sunc3d87b12012-10-08 07:44:08 +0000494 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
495 struct ccsr_cluster_l2 __iomem *l2cache;
496
Shengzhou Liu26ed2d02014-04-25 16:31:22 +0800497 /* only the L2 of first cluster should be enabled as expected on T4080,
498 * but there is no EOC in the first cluster as HW sake, so return here
499 * to skip enabling L2 cache of the 2nd cluster.
500 */
501 if (SVR_SOC_VER(svr) == SVR_T4080)
502 return 0;
503
York Sunc3d87b12012-10-08 07:44:08 +0000504 cluster = in_be32(&gur->tp_cluster[i].lower);
505 if (cluster & TP_CLUSTER_EOC)
506 return 0;
507
508 /* The first cache has already been set up, so skip it */
509 i++;
510
511 /* Look through the remaining clusters, and set up their caches */
512 do {
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000513 int j, cluster_valid = 0;
514
York Sunc3d87b12012-10-08 07:44:08 +0000515 l2cache = (void __iomem *)(CONFIG_SYS_FSL_CLUSTER_1_L2 + i * 0x40000);
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000516
York Sunc3d87b12012-10-08 07:44:08 +0000517 cluster = in_be32(&gur->tp_cluster[i].lower);
518
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000519 /* check that at least one core/accel is enabled in cluster */
520 for (j = 0; j < 4; j++) {
521 u32 idx = (cluster >> (j*8)) & TP_CLUSTER_INIT_MASK;
522 u32 type = in_be32(&gur->tp_ityp[idx]);
York Sunc3d87b12012-10-08 07:44:08 +0000523
Shaveta Leekha6e125a22014-07-02 11:44:54 +0530524 if ((type & TP_ITYP_AV) &&
525 TP_ITYP_TYPE(type) == TP_ITYP_TYPE_PPC)
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000526 cluster_valid = 1;
527 }
528
529 if (cluster_valid) {
530 /* set stash ID to (cluster) * 2 + 32 + 1 */
531 clrsetbits_be32(&l2cache->l2csr1, 0xff, 32 + i * 2 + 1);
532
533 printf("enable l2 for cluster %d %p\n", i, l2cache);
York Sunc3d87b12012-10-08 07:44:08 +0000534
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000535 out_be32(&l2cache->l2csr0, L2CSR0_L2FI|L2CSR0_L2LFC);
536 while ((in_be32(&l2cache->l2csr0)
537 & (L2CSR0_L2FI|L2CSR0_L2LFC)) != 0)
538 ;
James Yang284ce502013-03-25 07:40:03 +0000539 out_be32(&l2cache->l2csr0, L2CSR0_L2E|L2CSR0_L2PE|L2CSR0_L2REP_MODE);
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000540 }
York Sunc3d87b12012-10-08 07:44:08 +0000541 i++;
542 } while (!(cluster & TP_CLUSTER_EOC));
543
544 return 0;
545}
546#endif
547
wdenk9c53f402003-10-15 23:53:47 +0000548/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500549 * Initialize L2 as cache.
wdenk9c53f402003-10-15 23:53:47 +0000550 */
Tang Yuantianefd6da62014-07-04 17:39:26 +0800551int l2cache_init(void)
wdenk9c53f402003-10-15 23:53:47 +0000552{
Timur Tabid7acf5c2011-11-21 17:10:23 -0600553 __maybe_unused u32 svr = get_svr();
York Sunc3d87b12012-10-08 07:44:08 +0000554#ifdef CONFIG_L2_CACHE
555 ccsr_l2cache_t *l2cache = (void __iomem *)CONFIG_SYS_MPC85xx_L2_ADDR;
Prabhakar Kushwahacc3c5b62013-08-29 13:10:38 +0530556#elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
York Sunc3d87b12012-10-08 07:44:08 +0000557 struct ccsr_cluster_l2 * l2cache = (void __iomem *)CONFIG_SYS_FSL_CLUSTER_1_L2;
Lan Chunhee0ef7322010-04-21 07:40:50 -0500558#endif
York Sunf066a042012-10-28 08:12:54 +0000559
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200560 puts ("L2: ");
561
wdenk9c53f402003-10-15 23:53:47 +0000562#if defined(CONFIG_L2_CACHE)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500563 volatile uint cache_ctl;
Timur Tabid7acf5c2011-11-21 17:10:23 -0600564 uint ver;
Kumar Gala20119972008-07-14 14:07:00 -0500565 u32 l2siz_field;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500566
Kumar Gala1f109fd2008-04-08 10:45:50 -0500567 ver = SVR_SOC_VER(svr);
wdenk9c53f402003-10-15 23:53:47 +0000568
569 asm("msync;isync");
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500570 cache_ctl = l2cache->l2ctl;
Mingkai Hu0255cd72009-09-11 14:19:10 +0800571
572#if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
573 if (cache_ctl & MPC85xx_L2CTL_L2E) {
574 /* Clear L2 SRAM memory-mapped base address */
575 out_be32(&l2cache->l2srbar0, 0x0);
576 out_be32(&l2cache->l2srbar1, 0x0);
577
578 /* set MBECCDIS=0, SBECCDIS=0 */
579 clrbits_be32(&l2cache->l2errdis,
580 (MPC85xx_L2ERRDIS_MBECC |
581 MPC85xx_L2ERRDIS_SBECC));
582
583 /* set L2E=0, L2SRAM=0 */
584 clrbits_be32(&l2cache->l2ctl,
585 (MPC85xx_L2CTL_L2E |
586 MPC85xx_L2CTL_L2SRAM_ENTIRE));
587 }
588#endif
589
Kumar Gala20119972008-07-14 14:07:00 -0500590 l2siz_field = (cache_ctl >> 28) & 0x3;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500591
Kumar Gala20119972008-07-14 14:07:00 -0500592 switch (l2siz_field) {
593 case 0x0:
594 printf(" unknown size (0x%08x)\n", cache_ctl);
595 return -1;
596 break;
597 case 0x1:
598 if (ver == SVR_8540 || ver == SVR_8560 ||
York Sun8cb65482012-07-06 17:10:33 -0500599 ver == SVR_8541 || ver == SVR_8555) {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500600 puts("128 KiB ");
601 /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 KiBibyte) */
Kumar Gala20119972008-07-14 14:07:00 -0500602 cache_ctl = 0xc4000000;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500603 } else {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500604 puts("256 KiB ");
Kumar Gala20119972008-07-14 14:07:00 -0500605 cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
606 }
607 break;
608 case 0x2:
609 if (ver == SVR_8540 || ver == SVR_8560 ||
York Sun8cb65482012-07-06 17:10:33 -0500610 ver == SVR_8541 || ver == SVR_8555) {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500611 puts("256 KiB ");
612 /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 KiBibyte) */
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500613 cache_ctl = 0xc8000000;
Kumar Gala20119972008-07-14 14:07:00 -0500614 } else {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500615 puts("512 KiB ");
Kumar Gala20119972008-07-14 14:07:00 -0500616 /* set L2E=1, L2I=1, & L2SRAM=0 */
617 cache_ctl = 0xc0000000;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500618 }
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500619 break;
Kumar Gala20119972008-07-14 14:07:00 -0500620 case 0x3:
Shruti Kanetkar81159362013-08-15 11:25:38 -0500621 puts("1024 KiB ");
Kumar Gala20119972008-07-14 14:07:00 -0500622 /* set L2E=1, L2I=1, & L2SRAM=0 */
623 cache_ctl = 0xc0000000;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500624 break;
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500625 }
626
Mingkai Hud2088e02009-08-18 15:37:15 +0800627 if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) {
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200628 puts("already enabled");
Haiying Wang05beab72010-12-01 10:35:30 -0500629#if defined(CONFIG_SYS_INIT_L2_ADDR) && defined(CONFIG_SYS_FLASH_BASE)
Kumar Gala1882fab2011-11-09 09:56:41 -0600630 u32 l2srbar = l2cache->l2srbar0;
Mingkai Hud2088e02009-08-18 15:37:15 +0800631 if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE
632 && l2srbar >= CONFIG_SYS_FLASH_BASE) {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200633 l2srbar = CONFIG_SYS_INIT_L2_ADDR;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500634 l2cache->l2srbar0 = l2srbar;
Scott Wood55f9f3a2012-10-29 19:00:41 -0500635 printf(", moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR);
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500636 }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200637#endif /* CONFIG_SYS_INIT_L2_ADDR */
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500638 puts("\n");
639 } else {
640 asm("msync;isync");
641 l2cache->l2ctl = cache_ctl; /* invalidate & enable */
642 asm("msync;isync");
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200643 puts("enabled\n");
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500644 }
Kumar Galae56f2c52009-03-19 09:16:10 -0500645#elif defined(CONFIG_BACKSIDE_L2_CACHE)
York Sun8cb65482012-07-06 17:10:33 -0500646 if (SVR_SOC_VER(svr) == SVR_P2040) {
Kumar Galae08c6d82011-07-21 00:20:21 -0500647 puts("N/A\n");
648 goto skip_l2;
649 }
650
Kumar Galae56f2c52009-03-19 09:16:10 -0500651 u32 l2cfg0 = mfspr(SPRN_L2CFG0);
652
653 /* invalidate the L2 cache */
Kumar Galab6a40902009-09-22 15:45:44 -0500654 mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC));
655 while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC))
Kumar Galae56f2c52009-03-19 09:16:10 -0500656 ;
657
Kumar Gala8d2817c2009-03-19 02:53:01 -0500658#ifdef CONFIG_SYS_CACHE_STASHING
659 /* set stash id to (coreID) * 2 + 32 + L2 (1) */
660 mtspr(SPRN_L2CSR1, (32 + 1));
661#endif
662
Kumar Galae56f2c52009-03-19 09:16:10 -0500663 /* enable the cache */
664 mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0);
665
Dave Liu17218192009-10-22 00:10:23 -0500666 if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) {
667 while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E))
668 ;
Shruti Kanetkar3adfb912013-08-15 11:25:37 -0500669 print_size((l2cfg0 & 0x3fff) * 64 * 1024, " enabled\n");
Dave Liu17218192009-10-22 00:10:23 -0500670 }
Kumar Galae08c6d82011-07-21 00:20:21 -0500671
672skip_l2:
Prabhakar Kushwahacc3c5b62013-08-29 13:10:38 +0530673#elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
York Sunc3d87b12012-10-08 07:44:08 +0000674 if (l2cache->l2csr0 & L2CSR0_L2E)
Shruti Kanetkar3adfb912013-08-15 11:25:37 -0500675 print_size((l2cache->l2cfg0 & 0x3fff) * 64 * 1024,
676 " enabled\n");
York Sunc3d87b12012-10-08 07:44:08 +0000677
678 enable_cluster_l2();
wdenk9c53f402003-10-15 23:53:47 +0000679#else
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200680 puts("disabled\n");
wdenk9c53f402003-10-15 23:53:47 +0000681#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500682
Tang Yuantianefd6da62014-07-04 17:39:26 +0800683 return 0;
684}
685
686/*
687 *
688 * The newer 8548, etc, parts have twice as much cache, but
689 * use the same bit-encoding as the older 8555, etc, parts.
690 *
691 */
692int cpu_init_r(void)
693{
694 __maybe_unused u32 svr = get_svr();
695#ifdef CONFIG_SYS_LBC_LCRR
696 fsl_lbc_t *lbc = (void __iomem *)LBC_BASE_ADDR;
697#endif
698#if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP)
699 extern int spin_table_compat;
700 const char *spin;
701#endif
702#ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571
703 ccsr_sec_t __iomem *sec = (void *)CONFIG_SYS_FSL_SEC_ADDR;
704#endif
705#if defined(CONFIG_SYS_P4080_ERRATUM_CPU22) || \
706 defined(CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011)
707 /*
708 * CPU22 and NMG_CPU_A011 share the same workaround.
709 * CPU22 applies to P4080 rev 1.0, 2.0, fixed in 3.0
710 * NMG_CPU_A011 applies to P4080 rev 1.0, 2.0, fixed in 3.0
711 * also applies to P3041 rev 1.0, 1.1, P2041 rev 1.0, 1.1, both
712 * fixed in 2.0. NMG_CPU_A011 is activated by default and can
713 * be disabled by hwconfig with syntax:
714 *
715 * fsl_cpu_a011:disable
716 */
717 extern int enable_cpu_a011_workaround;
718#ifdef CONFIG_SYS_P4080_ERRATUM_CPU22
719 enable_cpu_a011_workaround = (SVR_MAJ(svr) < 3);
720#else
721 char buffer[HWCONFIG_BUFFER_SIZE];
722 char *buf = NULL;
723 int n, res;
724
725 n = getenv_f("hwconfig", buffer, sizeof(buffer));
726 if (n > 0)
727 buf = buffer;
728
729 res = hwconfig_arg_cmp_f("fsl_cpu_a011", "disable", buf);
730 if (res > 0) {
731 enable_cpu_a011_workaround = 0;
732 } else {
733 if (n >= HWCONFIG_BUFFER_SIZE) {
734 printf("fsl_cpu_a011 was not found. hwconfig variable "
735 "may be too long\n");
736 }
737 enable_cpu_a011_workaround =
738 (SVR_SOC_VER(svr) == SVR_P4080 && SVR_MAJ(svr) < 3) ||
739 (SVR_SOC_VER(svr) != SVR_P4080 && SVR_MAJ(svr) < 2);
740 }
741#endif
742 if (enable_cpu_a011_workaround) {
743 flush_dcache();
744 mtspr(L1CSR2, (mfspr(L1CSR2) | L1CSR2_DCWS));
745 sync();
746 }
747#endif
748#ifdef CONFIG_SYS_FSL_ERRATUM_A005812
749 /*
750 * A-005812 workaround sets bit 32 of SPR 976 for SoCs running
751 * in write shadow mode. Checking DCWS before setting SPR 976.
752 */
753 if (mfspr(L1CSR2) & L1CSR2_DCWS)
754 mtspr(SPRN_HDBCR0, (mfspr(SPRN_HDBCR0) | 0x80000000));
755#endif
756
757#if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP)
758 spin = getenv("spin_table_compat");
759 if (spin && (*spin == 'n'))
760 spin_table_compat = 0;
761 else
762 spin_table_compat = 1;
763#endif
764
765 l2cache_init();
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530766#if defined(CONFIG_RAMBOOT_PBL)
767 disable_cpc_sram();
768#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500769 enable_cpc();
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530770#if defined(T1040_TDM_QUIRK_CCSR_BASE)
771 enable_tdm_law();
772#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500773
York Sun972cc402013-06-25 11:37:41 -0700774#ifndef CONFIG_SYS_FSL_NO_SERDES
Kumar Gala86853d42010-05-22 13:21:39 -0500775 /* needs to be in ram since code uses global static vars */
776 fsl_serdes_init();
York Sun972cc402013-06-25 11:37:41 -0700777#endif
Kumar Gala86853d42010-05-22 13:21:39 -0500778
Shengzhou Liu097be702013-08-15 09:31:47 +0800779#ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571
780#define MCFGR_AXIPIPE 0x000000f0
781 if (IS_SVR_REV(svr, 1, 0))
782 clrbits_be32(&sec->mcfgr, MCFGR_AXIPIPE);
783#endif
784
Shengzhou Liu95bd8e52013-01-23 19:56:23 +0000785#ifdef CONFIG_SYS_FSL_ERRATUM_A005871
786 if (IS_SVR_REV(svr, 1, 0)) {
787 int i;
788 __be32 *p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb004c;
789
790 for (i = 0; i < 12; i++) {
791 p += i + (i > 5 ? 11 : 0);
792 out_be32(p, 0x2);
793 }
794 p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb0108;
795 out_be32(p, 0x34);
796 }
797#endif
798
Kumar Gala8975d7a2010-12-30 12:09:53 -0600799#ifdef CONFIG_SYS_SRIO
800 srio_init();
Liu Gang27afb9c2013-05-07 16:30:46 +0800801#ifdef CONFIG_SRIO_PCIE_BOOT_MASTER
Liu Gangd7b17a92012-08-09 05:09:59 +0000802 char *s = getenv("bootmaster");
803 if (s) {
804 if (!strcmp(s, "SRIO1")) {
805 srio_boot_master(1);
806 srio_boot_master_release_slave(1);
807 }
808 if (!strcmp(s, "SRIO2")) {
809 srio_boot_master(2);
810 srio_boot_master_release_slave(2);
811 }
812 }
Liu Gang4cc85322012-03-08 00:33:17 +0000813#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600814#endif
815
Kumar Gala36d6b3f2008-01-17 16:48:33 -0600816#if defined(CONFIG_MP)
817 setup_mp();
818#endif
Lan Chunhee0ef7322010-04-21 07:40:50 -0500819
Zang Roy-R6191183659922012-09-18 09:50:08 +0000820#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC13
Roy Zangc65dc4d2011-01-07 00:24:27 -0600821 {
Zang Roy-R6191183659922012-09-18 09:50:08 +0000822 if (SVR_MAJ(svr) < 3) {
823 void *p;
824 p = (void *)CONFIG_SYS_DCSRBAR + 0x20520;
825 setbits_be32(p, 1 << (31 - 14));
826 }
Roy Zangc65dc4d2011-01-07 00:24:27 -0600827 }
828#endif
829
Lan Chunhee0ef7322010-04-21 07:40:50 -0500830#ifdef CONFIG_SYS_LBC_LCRR
831 /*
832 * Modify the CLKDIV field of LCRR register to improve the writing
833 * speed for NOR flash.
834 */
835 clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR);
836 __raw_readl(&lbc->lcrr);
837 isync();
Kumar Galaf3339d62011-10-03 08:37:57 -0500838#ifdef CONFIG_SYS_FSL_ERRATUM_NMG_LBC103
839 udelay(100);
840#endif
Lan Chunhee0ef7322010-04-21 07:40:50 -0500841#endif
842
Roy Zang6d6a0e12011-04-13 00:08:51 -0500843#ifdef CONFIG_SYS_FSL_USB1_PHY_ENABLE
844 {
ramneek mehreshc65e8822013-08-05 16:00:16 +0530845 struct ccsr_usb_phy __iomem *usb_phy1 =
Roy Zang6d6a0e12011-04-13 00:08:51 -0500846 (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR;
Suresh Gupta086f0a72014-02-26 14:29:12 +0530847#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
848 if (has_erratum_a006261())
849 fsl_erratum_a006261_workaround(usb_phy1);
850#endif
Roy Zang6d6a0e12011-04-13 00:08:51 -0500851 out_be32(&usb_phy1->usb_enable_override,
852 CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
853 }
854#endif
855#ifdef CONFIG_SYS_FSL_USB2_PHY_ENABLE
856 {
ramneek mehreshc65e8822013-08-05 16:00:16 +0530857 struct ccsr_usb_phy __iomem *usb_phy2 =
Roy Zang6d6a0e12011-04-13 00:08:51 -0500858 (void *)CONFIG_SYS_MPC85xx_USB2_PHY_ADDR;
Suresh Gupta086f0a72014-02-26 14:29:12 +0530859#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
860 if (has_erratum_a006261())
861 fsl_erratum_a006261_workaround(usb_phy2);
862#endif
Roy Zang6d6a0e12011-04-13 00:08:51 -0500863 out_be32(&usb_phy2->usb_enable_override,
864 CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
865 }
866#endif
867
Xuleicf4f4932013-03-11 17:56:34 +0000868#ifdef CONFIG_SYS_FSL_ERRATUM_USB14
869 /* On P204x/P304x/P50x0 Rev1.0, USB transmit will result internal
870 * multi-bit ECC errors which has impact on performance, so software
871 * should disable all ECC reporting from USB1 and USB2.
872 */
873 if (IS_SVR_REV(get_svr(), 1, 0)) {
874 struct dcsr_dcfg_regs *dcfg = (struct dcsr_dcfg_regs *)
875 (CONFIG_SYS_DCSRBAR + CONFIG_SYS_DCSR_DCFG_OFFSET);
876 setbits_be32(&dcfg->ecccr1,
877 (DCSR_DCFG_ECC_DISABLE_USB1 |
878 DCSR_DCFG_ECC_DISABLE_USB2));
879 }
880#endif
881
Roy Zang59a539a2013-03-25 07:39:33 +0000882#if defined(CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE)
ramneek mehreshc65e8822013-08-05 16:00:16 +0530883 struct ccsr_usb_phy __iomem *usb_phy =
Roy Zang59a539a2013-03-25 07:39:33 +0000884 (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR;
885 setbits_be32(&usb_phy->pllprg[1],
886 CONFIG_SYS_FSL_USB_PLLPRG2_PHY2_CLK_EN |
887 CONFIG_SYS_FSL_USB_PLLPRG2_PHY1_CLK_EN |
888 CONFIG_SYS_FSL_USB_PLLPRG2_MFI |
889 CONFIG_SYS_FSL_USB_PLLPRG2_PLL_EN);
Nikhil Badola006e83a2014-04-15 14:44:52 +0530890#ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
891 usb_single_source_clk_configure(usb_phy);
892#endif
Roy Zang59a539a2013-03-25 07:39:33 +0000893 setbits_be32(&usb_phy->port1.ctrl,
894 CONFIG_SYS_FSL_USB_CTRL_PHY_EN);
895 setbits_be32(&usb_phy->port1.drvvbuscfg,
896 CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN);
897 setbits_be32(&usb_phy->port1.pwrfltcfg,
898 CONFIG_SYS_FSL_USB_PWRFLT_CR_EN);
899 setbits_be32(&usb_phy->port2.ctrl,
900 CONFIG_SYS_FSL_USB_CTRL_PHY_EN);
901 setbits_be32(&usb_phy->port2.drvvbuscfg,
902 CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN);
903 setbits_be32(&usb_phy->port2.pwrfltcfg,
904 CONFIG_SYS_FSL_USB_PWRFLT_CR_EN);
Suresh Gupta086f0a72014-02-26 14:29:12 +0530905
906#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
907 if (has_erratum_a006261())
908 fsl_erratum_a006261_workaround(usb_phy);
Roy Zang59a539a2013-03-25 07:39:33 +0000909#endif
910
Suresh Gupta086f0a72014-02-26 14:29:12 +0530911#endif /* CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE */
912
Kumar Gala2683c532011-04-13 08:37:44 -0500913#ifdef CONFIG_FMAN_ENET
914 fman_enet_init();
915#endif
916
Timur Tabid7acf5c2011-11-21 17:10:23 -0600917#if defined(CONFIG_FSL_SATA_V2) && defined(CONFIG_FSL_SATA_ERRATUM_A001)
918 /*
919 * For P1022/1013 Rev1.0 silicon, after power on SATA host
920 * controller is configured in legacy mode instead of the
921 * expected enterprise mode. Software needs to clear bit[28]
922 * of HControl register to change to enterprise mode from
923 * legacy mode. We assume that the controller is offline.
924 */
925 if (IS_SVR_REV(svr, 1, 0) &&
926 ((SVR_SOC_VER(svr) == SVR_P1022) ||
York Sun8cb65482012-07-06 17:10:33 -0500927 (SVR_SOC_VER(svr) == SVR_P1013))) {
Timur Tabid7acf5c2011-11-21 17:10:23 -0600928 fsl_sata_reg_t *reg;
929
930 /* first SATA controller */
931 reg = (void *)CONFIG_SYS_MPC85xx_SATA1_ADDR;
932 clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
933
934 /* second SATA controller */
935 reg = (void *)CONFIG_SYS_MPC85xx_SATA2_ADDR;
936 clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
937 }
938#endif
939
Alexander Grafcfb90e32014-04-30 19:21:12 +0200940 init_used_tlb_cams();
Timur Tabid7acf5c2011-11-21 17:10:23 -0600941
wdenk9c53f402003-10-15 23:53:47 +0000942 return 0;
943}
Kumar Galac24a9052009-08-14 13:37:54 -0500944
Kumar Galac24a9052009-08-14 13:37:54 -0500945void arch_preboot_os(void)
946{
Kumar Gala9faa23a2009-09-11 15:28:41 -0500947 u32 msr;
948
949 /*
950 * We are changing interrupt offsets and are about to boot the OS so
951 * we need to make sure we disable all async interrupts. EE is already
952 * disabled by the time we get called.
953 */
954 msr = mfmsr();
Prabhakar Kushwaha8f3e8922012-04-29 23:56:30 +0000955 msr &= ~(MSR_ME|MSR_CE);
Kumar Gala9faa23a2009-09-11 15:28:41 -0500956 mtmsr(msr);
Kumar Galac24a9052009-08-14 13:37:54 -0500957}
Kumar Galaeb453df2010-04-20 10:21:25 -0500958
959#if defined(CONFIG_CMD_SATA) && defined(CONFIG_FSL_SATA)
960int sata_initialize(void)
961{
962 if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2))
963 return __sata_initialize();
964
965 return 1;
966}
967#endif
Kumar Gala2ef216b2011-02-02 11:23:50 -0600968
969void cpu_secondary_init_r(void)
970{
Zhao Qiangb818ba22014-03-21 16:21:45 +0800971#ifdef CONFIG_U_QE
972 uint qe_base = CONFIG_SYS_IMMR + 0x00140000; /* QE immr base */
973#elif defined CONFIG_QE
Kumar Gala2ef216b2011-02-02 11:23:50 -0600974 uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
Zhao Qiangb818ba22014-03-21 16:21:45 +0800975#endif
976
977#ifdef CONFIG_QE
Kumar Gala2ef216b2011-02-02 11:23:50 -0600978 qe_init(qe_base);
979 qe_reset();
980#endif
981}