blob: 867abb6cf73038a1ef3d0bb05eadcf7c02a0ab15 [file] [log] [blame]
wdenk9c53f402003-10-15 23:53:47 +00001/*
Kumar Gala8975d7a2010-12-30 12:09:53 -06002 * Copyright 2007-2011 Freescale Semiconductor, Inc.
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -05003 *
wdenk9c53f402003-10-15 23:53:47 +00004 * (C) Copyright 2003 Motorola Inc.
5 * Modified by Xianghua Xiao, X.Xiao@motorola.com
6 *
7 * (C) Copyright 2000
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020010 * SPDX-License-Identifier: GPL-2.0+
wdenk9c53f402003-10-15 23:53:47 +000011 */
12
13#include <common.h>
14#include <watchdog.h>
15#include <asm/processor.h>
16#include <ioports.h>
Kumar Galaeb453df2010-04-20 10:21:25 -050017#include <sata.h>
Kumar Gala2683c532011-04-13 08:37:44 -050018#include <fm_eth.h>
wdenk9c53f402003-10-15 23:53:47 +000019#include <asm/io.h>
Kumar Gala6b245b92010-05-05 22:35:27 -050020#include <asm/cache.h>
Kumar Gala9772ee72008-01-16 22:38:34 -060021#include <asm/mmu.h>
York Sunb1954252013-09-16 12:49:31 -070022#include <asm/fsl_errata.h>
Kumar Gala95fd2f62008-01-16 01:13:58 -060023#include <asm/fsl_law.h>
Kumar Galaeb453df2010-04-20 10:21:25 -050024#include <asm/fsl_serdes.h>
Liu Gang4cc85322012-03-08 00:33:17 +000025#include <asm/fsl_srio.h>
ramneek mehreshc65e8822013-08-05 16:00:16 +053026#include <fsl_usb.h>
York Sun53155532012-08-08 18:04:53 +000027#include <hwconfig.h>
Timur Tabid7acf5c2011-11-21 17:10:23 -060028#include <linux/compiler.h>
Kumar Gala36d6b3f2008-01-17 16:48:33 -060029#include "mp.h"
Timur Tabi275f4bb2011-11-22 09:21:25 -060030#ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND
Haiying Wangc0938d62011-02-07 16:14:15 -050031#include <nand.h>
32#include <errno.h>
33#endif
wdenk9c53f402003-10-15 23:53:47 +000034
Timur Tabid7acf5c2011-11-21 17:10:23 -060035#include "../../../../drivers/block/fsl_sata.h"
Zhao Qiangb818ba22014-03-21 16:21:45 +080036#ifdef CONFIG_U_QE
37#include "../../../../drivers/qe/qe.h"
38#endif
Timur Tabid7acf5c2011-11-21 17:10:23 -060039
Wolfgang Denk6405a152006-03-31 18:32:53 +020040DECLARE_GLOBAL_DATA_PTR;
41
Suresh Gupta086f0a72014-02-26 14:29:12 +053042#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
43void fsl_erratum_a006261_workaround(struct ccsr_usb_phy __iomem *usb_phy)
44{
45#ifdef CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE
46 u32 xcvrprg = in_be32(&usb_phy->port1.xcvrprg);
47
48 /* Increase Disconnect Threshold by 50mV */
49 xcvrprg &= ~CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_MASK |
50 INC_DCNT_THRESHOLD_50MV;
51 /* Enable programming of USB High speed Disconnect threshold */
52 xcvrprg |= CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_EN;
53 out_be32(&usb_phy->port1.xcvrprg, xcvrprg);
54
55 xcvrprg = in_be32(&usb_phy->port2.xcvrprg);
56 /* Increase Disconnect Threshold by 50mV */
57 xcvrprg &= ~CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_MASK |
58 INC_DCNT_THRESHOLD_50MV;
59 /* Enable programming of USB High speed Disconnect threshold */
60 xcvrprg |= CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_EN;
61 out_be32(&usb_phy->port2.xcvrprg, xcvrprg);
62#else
63
64 u32 temp = 0;
65 u32 status = in_be32(&usb_phy->status1);
66
67 u32 squelch_prog_rd_0_2 =
68 (status >> CONFIG_SYS_FSL_USB_SQUELCH_PROG_RD_0)
69 & CONFIG_SYS_FSL_USB_SQUELCH_PROG_MASK;
70
71 u32 squelch_prog_rd_3_5 =
72 (status >> CONFIG_SYS_FSL_USB_SQUELCH_PROG_RD_3)
73 & CONFIG_SYS_FSL_USB_SQUELCH_PROG_MASK;
74
75 setbits_be32(&usb_phy->config1,
76 CONFIG_SYS_FSL_USB_HS_DISCNCT_INC);
77 setbits_be32(&usb_phy->config2,
78 CONFIG_SYS_FSL_USB_RX_AUTO_CAL_RD_WR_SEL);
79
80 temp = squelch_prog_rd_0_2 << CONFIG_SYS_FSL_USB_SQUELCH_PROG_WR_0;
81 out_be32(&usb_phy->config2, in_be32(&usb_phy->config2) | temp);
82
83 temp = squelch_prog_rd_3_5 << CONFIG_SYS_FSL_USB_SQUELCH_PROG_WR_3;
84 out_be32(&usb_phy->config2, in_be32(&usb_phy->config2) | temp);
85#endif
86}
87#endif
88
89
Zhao Qiangb818ba22014-03-21 16:21:45 +080090#if defined(CONFIG_QE) && !defined(CONFIG_U_QE)
Andy Flemingee0e9172007-08-14 00:14:25 -050091extern qe_iop_conf_t qe_iop_conf_tab[];
92extern void qe_config_iopin(u8 port, u8 pin, int dir,
93 int open_drain, int assign);
94extern void qe_init(uint qe_base);
95extern void qe_reset(void);
96
97static void config_qe_ioports(void)
98{
99 u8 port, pin;
100 int dir, open_drain, assign;
101 int i;
102
103 for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
104 port = qe_iop_conf_tab[i].port;
105 pin = qe_iop_conf_tab[i].pin;
106 dir = qe_iop_conf_tab[i].dir;
107 open_drain = qe_iop_conf_tab[i].open_drain;
108 assign = qe_iop_conf_tab[i].assign;
109 qe_config_iopin(port, pin, dir, open_drain, assign);
110 }
111}
112#endif
Matthew McClintock148e26a2006-06-28 10:43:36 -0500113
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500114#ifdef CONFIG_CPM2
Kumar Galacd113a02007-11-28 00:36:33 -0600115void config_8560_ioports (volatile ccsr_cpm_t * cpm)
wdenk9c53f402003-10-15 23:53:47 +0000116{
117 int portnum;
118
119 for (portnum = 0; portnum < 4; portnum++) {
120 uint pmsk = 0,
121 ppar = 0,
122 psor = 0,
123 pdir = 0,
124 podr = 0,
125 pdat = 0;
126 iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
127 iop_conf_t *eiopc = iopc + 32;
128 uint msk = 1;
129
130 /*
131 * NOTE:
132 * index 0 refers to pin 31,
133 * index 31 refers to pin 0
134 */
135 while (iopc < eiopc) {
136 if (iopc->conf) {
137 pmsk |= msk;
138 if (iopc->ppar)
139 ppar |= msk;
140 if (iopc->psor)
141 psor |= msk;
142 if (iopc->pdir)
143 pdir |= msk;
144 if (iopc->podr)
145 podr |= msk;
146 if (iopc->pdat)
147 pdat |= msk;
148 }
149
150 msk <<= 1;
151 iopc++;
152 }
153
154 if (pmsk != 0) {
Kumar Galacd113a02007-11-28 00:36:33 -0600155 volatile ioport_t *iop = ioport_addr (cpm, portnum);
wdenk9c53f402003-10-15 23:53:47 +0000156 uint tpmsk = ~pmsk;
157
158 /*
159 * the (somewhat confused) paragraph at the
160 * bottom of page 35-5 warns that there might
161 * be "unknown behaviour" when programming
162 * PSORx and PDIRx, if PPARx = 1, so I
163 * decided this meant I had to disable the
164 * dedicated function first, and enable it
165 * last.
166 */
167 iop->ppar &= tpmsk;
168 iop->psor = (iop->psor & tpmsk) | psor;
169 iop->podr = (iop->podr & tpmsk) | podr;
170 iop->pdat = (iop->pdat & tpmsk) | pdat;
171 iop->pdir = (iop->pdir & tpmsk) | pdir;
172 iop->ppar |= ppar;
173 }
174 }
175}
176#endif
177
Kumar Gala76eef3e2009-03-19 03:40:08 -0500178#ifdef CONFIG_SYS_FSL_CPC
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530179#if defined(CONFIG_RAMBOOT_PBL) || defined(CONFIG_SYS_CPC_REINIT_F)
180static void disable_cpc_sram(void)
Kumar Gala76eef3e2009-03-19 03:40:08 -0500181{
182 int i;
Kumar Gala76eef3e2009-03-19 03:40:08 -0500183
184 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
185
186 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
Shaohui Xie25a2b392011-03-16 10:10:32 +0800187 if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) {
188 /* find and disable LAW of SRAM */
189 struct law_entry law = find_law(CONFIG_SYS_INIT_L3_ADDR);
190
191 if (law.index == -1) {
192 printf("\nFatal error happened\n");
193 return;
194 }
195 disable_law(law.index);
196
197 clrbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_CDQ_SPEC_DIS);
198 out_be32(&cpc->cpccsr0, 0);
199 out_be32(&cpc->cpcsrcr0, 0);
200 }
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530201 }
202}
Shaohui Xie25a2b392011-03-16 10:10:32 +0800203#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500204
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530205static void enable_cpc(void)
206{
207 int i;
208 u32 size = 0;
209
210 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
211
212 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
213 u32 cpccfg0 = in_be32(&cpc->cpccfg0);
214 size += CPC_CFG0_SZ_K(cpccfg0);
215
Kumar Gala9780b592011-01-13 01:54:01 -0600216#ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A002
217 setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_TAG_ECC_SCRUB_DIS);
218#endif
Kumar Gala887c0e12011-01-13 01:56:18 -0600219#ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A003
220 setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_DATA_ECC_SCRUB_DIS);
221#endif
Scott Wood3f4a5c42013-05-15 17:50:13 -0500222#ifdef CONFIG_SYS_FSL_ERRATUM_A006593
223 setbits_be32(&cpc->cpchdbcr0, 1 << (31 - 21));
224#endif
York Sunb1954252013-09-16 12:49:31 -0700225#ifdef CONFIG_SYS_FSL_ERRATUM_A006379
226 if (has_erratum_a006379()) {
227 setbits_be32(&cpc->cpchdbcr0,
228 CPC_HDBCR0_SPLRU_LEVEL_EN);
229 }
230#endif
Kumar Gala9780b592011-01-13 01:54:01 -0600231
Kumar Gala76eef3e2009-03-19 03:40:08 -0500232 out_be32(&cpc->cpccsr0, CPC_CSR0_CE | CPC_CSR0_PE);
233 /* Read back to sync write */
234 in_be32(&cpc->cpccsr0);
235
236 }
237
Shruti Kanetkar3adfb912013-08-15 11:25:37 -0500238 puts("Corenet Platform Cache: ");
239 print_size(size * 1024, " enabled\n");
Kumar Gala76eef3e2009-03-19 03:40:08 -0500240}
241
Kim Phillips402673f2012-10-29 13:34:38 +0000242static void invalidate_cpc(void)
Kumar Gala76eef3e2009-03-19 03:40:08 -0500243{
244 int i;
245 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
246
247 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
Shaohui Xie25a2b392011-03-16 10:10:32 +0800248 /* skip CPC when it used as all SRAM */
249 if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN)
250 continue;
Kumar Gala76eef3e2009-03-19 03:40:08 -0500251 /* Flash invalidate the CPC and clear all the locks */
252 out_be32(&cpc->cpccsr0, CPC_CSR0_FI | CPC_CSR0_LFC);
253 while (in_be32(&cpc->cpccsr0) & (CPC_CSR0_FI | CPC_CSR0_LFC))
254 ;
255 }
256}
257#else
258#define enable_cpc()
259#define invalidate_cpc()
260#endif /* CONFIG_SYS_FSL_CPC */
261
wdenk9c53f402003-10-15 23:53:47 +0000262/*
263 * Breathe some life into the CPU...
264 *
265 * Set up the memory map
266 * initialize a bunch of registers
267 */
268
Kumar Gala24f86a82009-09-17 01:52:37 -0500269#ifdef CONFIG_FSL_CORENET
270static void corenet_tb_init(void)
271{
272 volatile ccsr_rcpm_t *rcpm =
273 (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
274 volatile ccsr_pic_t *pic =
Kim Phillips2ecbfeb2010-08-09 18:39:57 -0500275 (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
Kumar Gala24f86a82009-09-17 01:52:37 -0500276 u32 whoami = in_be32(&pic->whoami);
277
278 /* Enable the timebase register for this core */
279 out_be32(&rcpm->ctbenrl, (1 << whoami));
280}
281#endif
282
York Sun7b083df2014-03-28 15:07:27 -0700283#ifdef CONFIG_SYS_FSL_ERRATUM_A007212
284void fsl_erratum_a007212_workaround(void)
285{
286 ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
287 u32 ddr_pll_ratio;
288 u32 __iomem *plldgdcr1 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c20);
289 u32 __iomem *plldadcr1 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c28);
290 u32 __iomem *dpdovrcr4 = (void *)(CONFIG_SYS_DCSRBAR + 0x21e80);
291#if (CONFIG_NUM_DDR_CONTROLLERS >= 2)
292 u32 __iomem *plldgdcr2 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c40);
293 u32 __iomem *plldadcr2 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c48);
294#if (CONFIG_NUM_DDR_CONTROLLERS >= 3)
295 u32 __iomem *plldgdcr3 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c60);
296 u32 __iomem *plldadcr3 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c68);
297#endif
298#endif
299 /*
300 * Even this workaround applies to selected version of SoCs, it is
301 * safe to apply to all versions, with the limitation of odd ratios.
302 * If RCW has disabled DDR PLL, we have to apply this workaround,
303 * otherwise DDR will not work.
304 */
305 ddr_pll_ratio = (in_be32(&gur->rcwsr[0]) >>
306 FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT) &
307 FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
308 /* check if RCW sets ratio to 0, required by this workaround */
309 if (ddr_pll_ratio != 0)
310 return;
311 ddr_pll_ratio = (in_be32(&gur->rcwsr[0]) >>
312 FSL_CORENET_RCWSR0_MEM_PLL_RAT_RESV_SHIFT) &
313 FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
314 /* check if reserved bits have the desired ratio */
315 if (ddr_pll_ratio == 0) {
316 printf("Error: Unknown DDR PLL ratio!\n");
317 return;
318 }
319 ddr_pll_ratio >>= 1;
320
321 setbits_be32(plldadcr1, 0x02000001);
322#if (CONFIG_NUM_DDR_CONTROLLERS >= 2)
323 setbits_be32(plldadcr2, 0x02000001);
324#if (CONFIG_NUM_DDR_CONTROLLERS >= 3)
325 setbits_be32(plldadcr3, 0x02000001);
326#endif
327#endif
328 setbits_be32(dpdovrcr4, 0xe0000000);
329 out_be32(plldgdcr1, 0x08000001 | (ddr_pll_ratio << 1));
330#if (CONFIG_NUM_DDR_CONTROLLERS >= 2)
331 out_be32(plldgdcr2, 0x08000001 | (ddr_pll_ratio << 1));
332#if (CONFIG_NUM_DDR_CONTROLLERS >= 3)
333 out_be32(plldgdcr3, 0x08000001 | (ddr_pll_ratio << 1));
334#endif
335#endif
336 udelay(100);
337 clrbits_be32(plldadcr1, 0x02000001);
338#if (CONFIG_NUM_DDR_CONTROLLERS >= 2)
339 clrbits_be32(plldadcr2, 0x02000001);
340#if (CONFIG_NUM_DDR_CONTROLLERS >= 3)
341 clrbits_be32(plldadcr3, 0x02000001);
342#endif
343#endif
344 clrbits_be32(dpdovrcr4, 0xe0000000);
345}
346#endif
347
wdenk9c53f402003-10-15 23:53:47 +0000348void cpu_init_f (void)
349{
wdenk9c53f402003-10-15 23:53:47 +0000350 extern void m8560_cpm_reset (void);
Stephen George5bbf29c2011-07-20 09:47:26 -0500351#ifdef CONFIG_SYS_DCSRBAR_PHYS
352 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Tang Yuantiana7364af2014-04-17 15:33:46 +0800353 gd = (gd_t *)(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET);
Stephen George5bbf29c2011-07-20 09:47:26 -0500354#endif
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000355#if defined(CONFIG_SECURE_BOOT)
356 struct law_entry law;
357#endif
Peter Tyser30103c62008-11-11 10:17:10 -0600358#ifdef CONFIG_MPC8548
359 ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
360 uint svr = get_svr();
361
362 /*
363 * CPU2 errata workaround: A core hang possible while executing
364 * a msync instruction and a snoopable transaction from an I/O
365 * master tagged to make quick forward progress is present.
366 * Fixed in silicon rev 2.1.
367 */
368 if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
369 out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
370#endif
wdenk9c53f402003-10-15 23:53:47 +0000371
Kumar Gala9772ee72008-01-16 22:38:34 -0600372 disable_tlb(14);
373 disable_tlb(15);
374
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000375#if defined(CONFIG_SECURE_BOOT)
376 /* Disable the LAW created for NOR flash by the PBI commands */
377 law = find_law(CONFIG_SYS_PBI_FLASH_BASE);
378 if (law.index != -1)
379 disable_law(law.index);
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530380
381#if defined(CONFIG_SYS_CPC_REINIT_F)
382 disable_cpc_sram();
383#endif
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000384#endif
385
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500386#ifdef CONFIG_CPM2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200387 config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR);
wdenk9c53f402003-10-15 23:53:47 +0000388#endif
389
Becky Bruce0d4cee12010-06-17 11:37:20 -0500390 init_early_memctl_regs();
wdenk9c53f402003-10-15 23:53:47 +0000391
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500392#if defined(CONFIG_CPM2)
wdenk9c53f402003-10-15 23:53:47 +0000393 m8560_cpm_reset();
394#endif
Zhao Qiangb818ba22014-03-21 16:21:45 +0800395
396#if defined(CONFIG_QE) && !defined(CONFIG_U_QE)
Andy Flemingee0e9172007-08-14 00:14:25 -0500397 /* Config QE ioports */
398 config_qe_ioports();
399#endif
Zhao Qiangb818ba22014-03-21 16:21:45 +0800400
Peter Tysera9af1dc2009-06-30 17:15:47 -0500401#if defined(CONFIG_FSL_DMA)
402 dma_init();
403#endif
Kumar Gala24f86a82009-09-17 01:52:37 -0500404#ifdef CONFIG_FSL_CORENET
405 corenet_tb_init();
406#endif
Kumar Gala42f99182009-11-12 10:26:16 -0600407 init_used_tlb_cams();
Kumar Gala76eef3e2009-03-19 03:40:08 -0500408
409 /* Invalidate the CPC before DDR gets enabled */
410 invalidate_cpc();
Stephen George5bbf29c2011-07-20 09:47:26 -0500411
412 #ifdef CONFIG_SYS_DCSRBAR_PHYS
413 /* set DCSRCR so that DCSR space is 1G */
414 setbits_be32(&gur->dcsrcr, FSL_CORENET_DCSR_SZ_1G);
415 in_be32(&gur->dcsrcr);
416#endif
417
Tang Yuantiana7364af2014-04-17 15:33:46 +0800418#ifdef CONFIG_SYS_DCSRBAR_PHYS
419#ifdef CONFIG_DEEP_SLEEP
420 /* disable the console if boot from deep sleep */
421 if (in_be32(&gur->scrtsr[0]) & (1 << 3))
422 gd->flags |= GD_FLG_SILENT | GD_FLG_DISABLE_CONSOLE;
423#endif
424#endif
York Sun7b083df2014-03-28 15:07:27 -0700425#ifdef CONFIG_SYS_FSL_ERRATUM_A007212
426 fsl_erratum_a007212_workaround();
427#endif
428
wdenk9c53f402003-10-15 23:53:47 +0000429}
430
Kumar Galaa38a9ce2010-12-15 03:50:47 -0600431/* Implement a dummy function for those platforms w/o SERDES */
432static void __fsl_serdes__init(void)
433{
434 return ;
435}
436__attribute__((weak, alias("__fsl_serdes__init"))) void fsl_serdes_init(void);
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500437
Prabhakar Kushwahacc3c5b62013-08-29 13:10:38 +0530438#if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
York Sunc3d87b12012-10-08 07:44:08 +0000439int enable_cluster_l2(void)
440{
441 int i = 0;
442 u32 cluster;
443 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
444 struct ccsr_cluster_l2 __iomem *l2cache;
445
446 cluster = in_be32(&gur->tp_cluster[i].lower);
447 if (cluster & TP_CLUSTER_EOC)
448 return 0;
449
450 /* The first cache has already been set up, so skip it */
451 i++;
452
453 /* Look through the remaining clusters, and set up their caches */
454 do {
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000455 int j, cluster_valid = 0;
456
York Sunc3d87b12012-10-08 07:44:08 +0000457 l2cache = (void __iomem *)(CONFIG_SYS_FSL_CLUSTER_1_L2 + i * 0x40000);
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000458
York Sunc3d87b12012-10-08 07:44:08 +0000459 cluster = in_be32(&gur->tp_cluster[i].lower);
460
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000461 /* check that at least one core/accel is enabled in cluster */
462 for (j = 0; j < 4; j++) {
463 u32 idx = (cluster >> (j*8)) & TP_CLUSTER_INIT_MASK;
464 u32 type = in_be32(&gur->tp_ityp[idx]);
York Sunc3d87b12012-10-08 07:44:08 +0000465
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000466 if (type & TP_ITYP_AV)
467 cluster_valid = 1;
468 }
469
470 if (cluster_valid) {
471 /* set stash ID to (cluster) * 2 + 32 + 1 */
472 clrsetbits_be32(&l2cache->l2csr1, 0xff, 32 + i * 2 + 1);
473
474 printf("enable l2 for cluster %d %p\n", i, l2cache);
York Sunc3d87b12012-10-08 07:44:08 +0000475
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000476 out_be32(&l2cache->l2csr0, L2CSR0_L2FI|L2CSR0_L2LFC);
477 while ((in_be32(&l2cache->l2csr0)
478 & (L2CSR0_L2FI|L2CSR0_L2LFC)) != 0)
479 ;
James Yang284ce502013-03-25 07:40:03 +0000480 out_be32(&l2cache->l2csr0, L2CSR0_L2E|L2CSR0_L2PE|L2CSR0_L2REP_MODE);
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000481 }
York Sunc3d87b12012-10-08 07:44:08 +0000482 i++;
483 } while (!(cluster & TP_CLUSTER_EOC));
484
485 return 0;
486}
487#endif
488
wdenk9c53f402003-10-15 23:53:47 +0000489/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500490 * Initialize L2 as cache.
491 *
492 * The newer 8548, etc, parts have twice as much cache, but
493 * use the same bit-encoding as the older 8555, etc, parts.
494 *
wdenk9c53f402003-10-15 23:53:47 +0000495 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500496int cpu_init_r(void)
wdenk9c53f402003-10-15 23:53:47 +0000497{
Timur Tabid7acf5c2011-11-21 17:10:23 -0600498 __maybe_unused u32 svr = get_svr();
Lan Chunhee0ef7322010-04-21 07:40:50 -0500499#ifdef CONFIG_SYS_LBC_LCRR
York Sunc3d87b12012-10-08 07:44:08 +0000500 fsl_lbc_t *lbc = (void __iomem *)LBC_BASE_ADDR;
501#endif
502#ifdef CONFIG_L2_CACHE
503 ccsr_l2cache_t *l2cache = (void __iomem *)CONFIG_SYS_MPC85xx_L2_ADDR;
Prabhakar Kushwahacc3c5b62013-08-29 13:10:38 +0530504#elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
York Sunc3d87b12012-10-08 07:44:08 +0000505 struct ccsr_cluster_l2 * l2cache = (void __iomem *)CONFIG_SYS_FSL_CLUSTER_1_L2;
Lan Chunhee0ef7322010-04-21 07:40:50 -0500506#endif
York Sun8589d1f2012-11-08 12:33:39 +0000507#if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP)
York Sunf066a042012-10-28 08:12:54 +0000508 extern int spin_table_compat;
509 const char *spin;
510#endif
Shengzhou Liu097be702013-08-15 09:31:47 +0800511#ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571
512 ccsr_sec_t __iomem *sec = (void *)CONFIG_SYS_FSL_SEC_ADDR;
513#endif
York Sun9ed88112012-05-07 07:26:47 +0000514#if defined(CONFIG_SYS_P4080_ERRATUM_CPU22) || \
515 defined(CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011)
516 /*
York Sun53155532012-08-08 18:04:53 +0000517 * CPU22 and NMG_CPU_A011 share the same workaround.
York Sun9ed88112012-05-07 07:26:47 +0000518 * CPU22 applies to P4080 rev 1.0, 2.0, fixed in 3.0
519 * NMG_CPU_A011 applies to P4080 rev 1.0, 2.0, fixed in 3.0
York Sun53155532012-08-08 18:04:53 +0000520 * also applies to P3041 rev 1.0, 1.1, P2041 rev 1.0, 1.1, both
521 * fixed in 2.0. NMG_CPU_A011 is activated by default and can
522 * be disabled by hwconfig with syntax:
523 *
524 * fsl_cpu_a011:disable
York Sun9ed88112012-05-07 07:26:47 +0000525 */
York Sun53155532012-08-08 18:04:53 +0000526 extern int enable_cpu_a011_workaround;
527#ifdef CONFIG_SYS_P4080_ERRATUM_CPU22
528 enable_cpu_a011_workaround = (SVR_MAJ(svr) < 3);
529#else
530 char buffer[HWCONFIG_BUFFER_SIZE];
531 char *buf = NULL;
532 int n, res;
533
534 n = getenv_f("hwconfig", buffer, sizeof(buffer));
535 if (n > 0)
536 buf = buffer;
537
538 res = hwconfig_arg_cmp_f("fsl_cpu_a011", "disable", buf);
539 if (res > 0)
540 enable_cpu_a011_workaround = 0;
541 else {
542 if (n >= HWCONFIG_BUFFER_SIZE) {
543 printf("fsl_cpu_a011 was not found. hwconfig variable "
544 "may be too long\n");
545 }
546 enable_cpu_a011_workaround =
547 (SVR_SOC_VER(svr) == SVR_P4080 && SVR_MAJ(svr) < 3) ||
548 (SVR_SOC_VER(svr) != SVR_P4080 && SVR_MAJ(svr) < 2);
549 }
550#endif
551 if (enable_cpu_a011_workaround) {
York Sund755c832012-05-07 07:26:45 +0000552 flush_dcache();
553 mtspr(L1CSR2, (mfspr(L1CSR2) | L1CSR2_DCWS));
554 sync();
555 }
Kumar Gala6b245b92010-05-05 22:35:27 -0500556#endif
York Suncca41c52013-06-25 11:37:49 -0700557#ifdef CONFIG_SYS_FSL_ERRATUM_A005812
558 /*
559 * A-005812 workaround sets bit 32 of SPR 976 for SoCs running
560 * in write shadow mode. Checking DCWS before setting SPR 976.
561 */
562 if (mfspr(L1CSR2) & L1CSR2_DCWS)
563 mtspr(SPRN_HDBCR0, (mfspr(SPRN_HDBCR0) | 0x80000000));
564#endif
Kumar Gala6b245b92010-05-05 22:35:27 -0500565
York Sun8589d1f2012-11-08 12:33:39 +0000566#if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP)
York Sunf066a042012-10-28 08:12:54 +0000567 spin = getenv("spin_table_compat");
568 if (spin && (*spin == 'n'))
569 spin_table_compat = 0;
570 else
571 spin_table_compat = 1;
572#endif
573
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200574 puts ("L2: ");
575
wdenk9c53f402003-10-15 23:53:47 +0000576#if defined(CONFIG_L2_CACHE)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500577 volatile uint cache_ctl;
Timur Tabid7acf5c2011-11-21 17:10:23 -0600578 uint ver;
Kumar Gala20119972008-07-14 14:07:00 -0500579 u32 l2siz_field;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500580
Kumar Gala1f109fd2008-04-08 10:45:50 -0500581 ver = SVR_SOC_VER(svr);
wdenk9c53f402003-10-15 23:53:47 +0000582
583 asm("msync;isync");
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500584 cache_ctl = l2cache->l2ctl;
Mingkai Hu0255cd72009-09-11 14:19:10 +0800585
586#if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
587 if (cache_ctl & MPC85xx_L2CTL_L2E) {
588 /* Clear L2 SRAM memory-mapped base address */
589 out_be32(&l2cache->l2srbar0, 0x0);
590 out_be32(&l2cache->l2srbar1, 0x0);
591
592 /* set MBECCDIS=0, SBECCDIS=0 */
593 clrbits_be32(&l2cache->l2errdis,
594 (MPC85xx_L2ERRDIS_MBECC |
595 MPC85xx_L2ERRDIS_SBECC));
596
597 /* set L2E=0, L2SRAM=0 */
598 clrbits_be32(&l2cache->l2ctl,
599 (MPC85xx_L2CTL_L2E |
600 MPC85xx_L2CTL_L2SRAM_ENTIRE));
601 }
602#endif
603
Kumar Gala20119972008-07-14 14:07:00 -0500604 l2siz_field = (cache_ctl >> 28) & 0x3;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500605
Kumar Gala20119972008-07-14 14:07:00 -0500606 switch (l2siz_field) {
607 case 0x0:
608 printf(" unknown size (0x%08x)\n", cache_ctl);
609 return -1;
610 break;
611 case 0x1:
612 if (ver == SVR_8540 || ver == SVR_8560 ||
York Sun8cb65482012-07-06 17:10:33 -0500613 ver == SVR_8541 || ver == SVR_8555) {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500614 puts("128 KiB ");
615 /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 KiBibyte) */
Kumar Gala20119972008-07-14 14:07:00 -0500616 cache_ctl = 0xc4000000;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500617 } else {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500618 puts("256 KiB ");
Kumar Gala20119972008-07-14 14:07:00 -0500619 cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
620 }
621 break;
622 case 0x2:
623 if (ver == SVR_8540 || ver == SVR_8560 ||
York Sun8cb65482012-07-06 17:10:33 -0500624 ver == SVR_8541 || ver == SVR_8555) {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500625 puts("256 KiB ");
626 /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 KiBibyte) */
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500627 cache_ctl = 0xc8000000;
Kumar Gala20119972008-07-14 14:07:00 -0500628 } else {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500629 puts("512 KiB ");
Kumar Gala20119972008-07-14 14:07:00 -0500630 /* set L2E=1, L2I=1, & L2SRAM=0 */
631 cache_ctl = 0xc0000000;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500632 }
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500633 break;
Kumar Gala20119972008-07-14 14:07:00 -0500634 case 0x3:
Shruti Kanetkar81159362013-08-15 11:25:38 -0500635 puts("1024 KiB ");
Kumar Gala20119972008-07-14 14:07:00 -0500636 /* set L2E=1, L2I=1, & L2SRAM=0 */
637 cache_ctl = 0xc0000000;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500638 break;
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500639 }
640
Mingkai Hud2088e02009-08-18 15:37:15 +0800641 if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) {
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200642 puts("already enabled");
Haiying Wang05beab72010-12-01 10:35:30 -0500643#if defined(CONFIG_SYS_INIT_L2_ADDR) && defined(CONFIG_SYS_FLASH_BASE)
Kumar Gala1882fab2011-11-09 09:56:41 -0600644 u32 l2srbar = l2cache->l2srbar0;
Mingkai Hud2088e02009-08-18 15:37:15 +0800645 if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE
646 && l2srbar >= CONFIG_SYS_FLASH_BASE) {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200647 l2srbar = CONFIG_SYS_INIT_L2_ADDR;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500648 l2cache->l2srbar0 = l2srbar;
Scott Wood55f9f3a2012-10-29 19:00:41 -0500649 printf(", moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR);
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500650 }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200651#endif /* CONFIG_SYS_INIT_L2_ADDR */
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500652 puts("\n");
653 } else {
654 asm("msync;isync");
655 l2cache->l2ctl = cache_ctl; /* invalidate & enable */
656 asm("msync;isync");
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200657 puts("enabled\n");
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500658 }
Kumar Galae56f2c52009-03-19 09:16:10 -0500659#elif defined(CONFIG_BACKSIDE_L2_CACHE)
York Sun8cb65482012-07-06 17:10:33 -0500660 if (SVR_SOC_VER(svr) == SVR_P2040) {
Kumar Galae08c6d82011-07-21 00:20:21 -0500661 puts("N/A\n");
662 goto skip_l2;
663 }
664
Kumar Galae56f2c52009-03-19 09:16:10 -0500665 u32 l2cfg0 = mfspr(SPRN_L2CFG0);
666
667 /* invalidate the L2 cache */
Kumar Galab6a40902009-09-22 15:45:44 -0500668 mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC));
669 while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC))
Kumar Galae56f2c52009-03-19 09:16:10 -0500670 ;
671
Kumar Gala8d2817c2009-03-19 02:53:01 -0500672#ifdef CONFIG_SYS_CACHE_STASHING
673 /* set stash id to (coreID) * 2 + 32 + L2 (1) */
674 mtspr(SPRN_L2CSR1, (32 + 1));
675#endif
676
Kumar Galae56f2c52009-03-19 09:16:10 -0500677 /* enable the cache */
678 mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0);
679
Dave Liu17218192009-10-22 00:10:23 -0500680 if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) {
681 while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E))
682 ;
Shruti Kanetkar3adfb912013-08-15 11:25:37 -0500683 print_size((l2cfg0 & 0x3fff) * 64 * 1024, " enabled\n");
Dave Liu17218192009-10-22 00:10:23 -0500684 }
Kumar Galae08c6d82011-07-21 00:20:21 -0500685
686skip_l2:
Prabhakar Kushwahacc3c5b62013-08-29 13:10:38 +0530687#elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
York Sunc3d87b12012-10-08 07:44:08 +0000688 if (l2cache->l2csr0 & L2CSR0_L2E)
Shruti Kanetkar3adfb912013-08-15 11:25:37 -0500689 print_size((l2cache->l2cfg0 & 0x3fff) * 64 * 1024,
690 " enabled\n");
York Sunc3d87b12012-10-08 07:44:08 +0000691
692 enable_cluster_l2();
wdenk9c53f402003-10-15 23:53:47 +0000693#else
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200694 puts("disabled\n");
wdenk9c53f402003-10-15 23:53:47 +0000695#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500696
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530697#if defined(CONFIG_RAMBOOT_PBL)
698 disable_cpc_sram();
699#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500700 enable_cpc();
701
York Sun972cc402013-06-25 11:37:41 -0700702#ifndef CONFIG_SYS_FSL_NO_SERDES
Kumar Gala86853d42010-05-22 13:21:39 -0500703 /* needs to be in ram since code uses global static vars */
704 fsl_serdes_init();
York Sun972cc402013-06-25 11:37:41 -0700705#endif
Kumar Gala86853d42010-05-22 13:21:39 -0500706
Shengzhou Liu097be702013-08-15 09:31:47 +0800707#ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571
708#define MCFGR_AXIPIPE 0x000000f0
709 if (IS_SVR_REV(svr, 1, 0))
710 clrbits_be32(&sec->mcfgr, MCFGR_AXIPIPE);
711#endif
712
Shengzhou Liu95bd8e52013-01-23 19:56:23 +0000713#ifdef CONFIG_SYS_FSL_ERRATUM_A005871
714 if (IS_SVR_REV(svr, 1, 0)) {
715 int i;
716 __be32 *p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb004c;
717
718 for (i = 0; i < 12; i++) {
719 p += i + (i > 5 ? 11 : 0);
720 out_be32(p, 0x2);
721 }
722 p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb0108;
723 out_be32(p, 0x34);
724 }
725#endif
726
Kumar Gala8975d7a2010-12-30 12:09:53 -0600727#ifdef CONFIG_SYS_SRIO
728 srio_init();
Liu Gang27afb9c2013-05-07 16:30:46 +0800729#ifdef CONFIG_SRIO_PCIE_BOOT_MASTER
Liu Gangd7b17a92012-08-09 05:09:59 +0000730 char *s = getenv("bootmaster");
731 if (s) {
732 if (!strcmp(s, "SRIO1")) {
733 srio_boot_master(1);
734 srio_boot_master_release_slave(1);
735 }
736 if (!strcmp(s, "SRIO2")) {
737 srio_boot_master(2);
738 srio_boot_master_release_slave(2);
739 }
740 }
Liu Gang4cc85322012-03-08 00:33:17 +0000741#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600742#endif
743
Kumar Gala36d6b3f2008-01-17 16:48:33 -0600744#if defined(CONFIG_MP)
745 setup_mp();
746#endif
Lan Chunhee0ef7322010-04-21 07:40:50 -0500747
Zang Roy-R6191183659922012-09-18 09:50:08 +0000748#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC13
Roy Zangc65dc4d2011-01-07 00:24:27 -0600749 {
Zang Roy-R6191183659922012-09-18 09:50:08 +0000750 if (SVR_MAJ(svr) < 3) {
751 void *p;
752 p = (void *)CONFIG_SYS_DCSRBAR + 0x20520;
753 setbits_be32(p, 1 << (31 - 14));
754 }
Roy Zangc65dc4d2011-01-07 00:24:27 -0600755 }
756#endif
757
Lan Chunhee0ef7322010-04-21 07:40:50 -0500758#ifdef CONFIG_SYS_LBC_LCRR
759 /*
760 * Modify the CLKDIV field of LCRR register to improve the writing
761 * speed for NOR flash.
762 */
763 clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR);
764 __raw_readl(&lbc->lcrr);
765 isync();
Kumar Galaf3339d62011-10-03 08:37:57 -0500766#ifdef CONFIG_SYS_FSL_ERRATUM_NMG_LBC103
767 udelay(100);
768#endif
Lan Chunhee0ef7322010-04-21 07:40:50 -0500769#endif
770
Roy Zang6d6a0e12011-04-13 00:08:51 -0500771#ifdef CONFIG_SYS_FSL_USB1_PHY_ENABLE
772 {
ramneek mehreshc65e8822013-08-05 16:00:16 +0530773 struct ccsr_usb_phy __iomem *usb_phy1 =
Roy Zang6d6a0e12011-04-13 00:08:51 -0500774 (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR;
Suresh Gupta086f0a72014-02-26 14:29:12 +0530775#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
776 if (has_erratum_a006261())
777 fsl_erratum_a006261_workaround(usb_phy1);
778#endif
Roy Zang6d6a0e12011-04-13 00:08:51 -0500779 out_be32(&usb_phy1->usb_enable_override,
780 CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
781 }
782#endif
783#ifdef CONFIG_SYS_FSL_USB2_PHY_ENABLE
784 {
ramneek mehreshc65e8822013-08-05 16:00:16 +0530785 struct ccsr_usb_phy __iomem *usb_phy2 =
Roy Zang6d6a0e12011-04-13 00:08:51 -0500786 (void *)CONFIG_SYS_MPC85xx_USB2_PHY_ADDR;
Suresh Gupta086f0a72014-02-26 14:29:12 +0530787#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
788 if (has_erratum_a006261())
789 fsl_erratum_a006261_workaround(usb_phy2);
790#endif
Roy Zang6d6a0e12011-04-13 00:08:51 -0500791 out_be32(&usb_phy2->usb_enable_override,
792 CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
793 }
794#endif
795
Xuleicf4f4932013-03-11 17:56:34 +0000796#ifdef CONFIG_SYS_FSL_ERRATUM_USB14
797 /* On P204x/P304x/P50x0 Rev1.0, USB transmit will result internal
798 * multi-bit ECC errors which has impact on performance, so software
799 * should disable all ECC reporting from USB1 and USB2.
800 */
801 if (IS_SVR_REV(get_svr(), 1, 0)) {
802 struct dcsr_dcfg_regs *dcfg = (struct dcsr_dcfg_regs *)
803 (CONFIG_SYS_DCSRBAR + CONFIG_SYS_DCSR_DCFG_OFFSET);
804 setbits_be32(&dcfg->ecccr1,
805 (DCSR_DCFG_ECC_DISABLE_USB1 |
806 DCSR_DCFG_ECC_DISABLE_USB2));
807 }
808#endif
809
Roy Zang59a539a2013-03-25 07:39:33 +0000810#if defined(CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE)
ramneek mehreshc65e8822013-08-05 16:00:16 +0530811 struct ccsr_usb_phy __iomem *usb_phy =
Roy Zang59a539a2013-03-25 07:39:33 +0000812 (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR;
813 setbits_be32(&usb_phy->pllprg[1],
814 CONFIG_SYS_FSL_USB_PLLPRG2_PHY2_CLK_EN |
815 CONFIG_SYS_FSL_USB_PLLPRG2_PHY1_CLK_EN |
816 CONFIG_SYS_FSL_USB_PLLPRG2_MFI |
817 CONFIG_SYS_FSL_USB_PLLPRG2_PLL_EN);
818 setbits_be32(&usb_phy->port1.ctrl,
819 CONFIG_SYS_FSL_USB_CTRL_PHY_EN);
820 setbits_be32(&usb_phy->port1.drvvbuscfg,
821 CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN);
822 setbits_be32(&usb_phy->port1.pwrfltcfg,
823 CONFIG_SYS_FSL_USB_PWRFLT_CR_EN);
824 setbits_be32(&usb_phy->port2.ctrl,
825 CONFIG_SYS_FSL_USB_CTRL_PHY_EN);
826 setbits_be32(&usb_phy->port2.drvvbuscfg,
827 CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN);
828 setbits_be32(&usb_phy->port2.pwrfltcfg,
829 CONFIG_SYS_FSL_USB_PWRFLT_CR_EN);
Suresh Gupta086f0a72014-02-26 14:29:12 +0530830
831#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
832 if (has_erratum_a006261())
833 fsl_erratum_a006261_workaround(usb_phy);
Roy Zang59a539a2013-03-25 07:39:33 +0000834#endif
835
Suresh Gupta086f0a72014-02-26 14:29:12 +0530836#endif /* CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE */
837
Kumar Gala2683c532011-04-13 08:37:44 -0500838#ifdef CONFIG_FMAN_ENET
839 fman_enet_init();
840#endif
841
Timur Tabid7acf5c2011-11-21 17:10:23 -0600842#if defined(CONFIG_FSL_SATA_V2) && defined(CONFIG_FSL_SATA_ERRATUM_A001)
843 /*
844 * For P1022/1013 Rev1.0 silicon, after power on SATA host
845 * controller is configured in legacy mode instead of the
846 * expected enterprise mode. Software needs to clear bit[28]
847 * of HControl register to change to enterprise mode from
848 * legacy mode. We assume that the controller is offline.
849 */
850 if (IS_SVR_REV(svr, 1, 0) &&
851 ((SVR_SOC_VER(svr) == SVR_P1022) ||
York Sun8cb65482012-07-06 17:10:33 -0500852 (SVR_SOC_VER(svr) == SVR_P1013))) {
Timur Tabid7acf5c2011-11-21 17:10:23 -0600853 fsl_sata_reg_t *reg;
854
855 /* first SATA controller */
856 reg = (void *)CONFIG_SYS_MPC85xx_SATA1_ADDR;
857 clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
858
859 /* second SATA controller */
860 reg = (void *)CONFIG_SYS_MPC85xx_SATA2_ADDR;
861 clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
862 }
863#endif
864
865
wdenk9c53f402003-10-15 23:53:47 +0000866 return 0;
867}
Kumar Galac24a9052009-08-14 13:37:54 -0500868
Kumar Galac24a9052009-08-14 13:37:54 -0500869void arch_preboot_os(void)
870{
Kumar Gala9faa23a2009-09-11 15:28:41 -0500871 u32 msr;
872
873 /*
874 * We are changing interrupt offsets and are about to boot the OS so
875 * we need to make sure we disable all async interrupts. EE is already
876 * disabled by the time we get called.
877 */
878 msr = mfmsr();
Prabhakar Kushwaha8f3e8922012-04-29 23:56:30 +0000879 msr &= ~(MSR_ME|MSR_CE);
Kumar Gala9faa23a2009-09-11 15:28:41 -0500880 mtmsr(msr);
Kumar Galac24a9052009-08-14 13:37:54 -0500881}
Kumar Galaeb453df2010-04-20 10:21:25 -0500882
883#if defined(CONFIG_CMD_SATA) && defined(CONFIG_FSL_SATA)
884int sata_initialize(void)
885{
886 if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2))
887 return __sata_initialize();
888
889 return 1;
890}
891#endif
Kumar Gala2ef216b2011-02-02 11:23:50 -0600892
893void cpu_secondary_init_r(void)
894{
Zhao Qiangb818ba22014-03-21 16:21:45 +0800895#ifdef CONFIG_U_QE
896 uint qe_base = CONFIG_SYS_IMMR + 0x00140000; /* QE immr base */
897#elif defined CONFIG_QE
Kumar Gala2ef216b2011-02-02 11:23:50 -0600898 uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
Zhao Qiangb818ba22014-03-21 16:21:45 +0800899#endif
900
901#ifdef CONFIG_QE
Timur Tabi275f4bb2011-11-22 09:21:25 -0600902#ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND
Haiying Wangc0938d62011-02-07 16:14:15 -0500903 int ret;
Timur Tabi275f4bb2011-11-22 09:21:25 -0600904 size_t fw_length = CONFIG_SYS_QE_FMAN_FW_LENGTH;
Haiying Wangc0938d62011-02-07 16:14:15 -0500905
906 /* load QE firmware from NAND flash to DDR first */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600907 ret = nand_read(&nand_info[0], (loff_t)CONFIG_SYS_QE_FMAN_FW_IN_NAND,
Zhao Qiang83a90842014-03-21 16:21:44 +0800908 &fw_length, (u_char *)CONFIG_SYS_QE_FW_ADDR);
Haiying Wangc0938d62011-02-07 16:14:15 -0500909
910 if (ret && ret == -EUCLEAN) {
911 printf ("NAND read for QE firmware at offset %x failed %d\n",
Timur Tabi275f4bb2011-11-22 09:21:25 -0600912 CONFIG_SYS_QE_FMAN_FW_IN_NAND, ret);
Haiying Wangc0938d62011-02-07 16:14:15 -0500913 }
914#endif
Kumar Gala2ef216b2011-02-02 11:23:50 -0600915 qe_init(qe_base);
916 qe_reset();
917#endif
918}