Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 2 | /* |
Kumar Gala | 8975d7a | 2010-12-30 12:09:53 -0600 | [diff] [blame] | 3 | * Copyright 2007-2011 Freescale Semiconductor, Inc. |
Ed Swarthout | dd93d8f | 2007-07-27 01:50:47 -0500 | [diff] [blame] | 4 | * |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 5 | * (C) Copyright 2003 Motorola Inc. |
| 6 | * Modified by Xianghua Xiao, X.Xiao@motorola.com |
| 7 | * |
| 8 | * (C) Copyright 2000 |
| 9 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 10 | */ |
| 11 | |
| 12 | #include <common.h> |
Simon Glass | db22961 | 2019-08-01 09:46:42 -0600 | [diff] [blame] | 13 | #include <env.h> |
Simon Glass | a7b5130 | 2019-11-14 12:57:46 -0700 | [diff] [blame] | 14 | #include <init.h> |
Simon Glass | 274e0b0 | 2020-05-10 11:39:56 -0600 | [diff] [blame] | 15 | #include <net.h> |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 16 | #include <watchdog.h> |
| 17 | #include <asm/processor.h> |
| 18 | #include <ioports.h> |
Kumar Gala | eb453df | 2010-04-20 10:21:25 -0500 | [diff] [blame] | 19 | #include <sata.h> |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 20 | #include <fm_eth.h> |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 21 | #include <asm/io.h> |
Kumar Gala | 6b245b9 | 2010-05-05 22:35:27 -0500 | [diff] [blame] | 22 | #include <asm/cache.h> |
Kumar Gala | 9772ee7 | 2008-01-16 22:38:34 -0600 | [diff] [blame] | 23 | #include <asm/mmu.h> |
Shengzhou Liu | 7d8dfb8 | 2015-11-20 15:52:03 +0800 | [diff] [blame] | 24 | #include <fsl_errata.h> |
Kumar Gala | 95fd2f6 | 2008-01-16 01:13:58 -0600 | [diff] [blame] | 25 | #include <asm/fsl_law.h> |
Kumar Gala | eb453df | 2010-04-20 10:21:25 -0500 | [diff] [blame] | 26 | #include <asm/fsl_serdes.h> |
Liu Gang | 4cc8532 | 2012-03-08 00:33:17 +0000 | [diff] [blame] | 27 | #include <asm/fsl_srio.h> |
Prabhakar Kushwaha | 1de43cf | 2016-01-22 14:34:44 +0530 | [diff] [blame] | 28 | #ifdef CONFIG_FSL_CORENET |
| 29 | #include <asm/fsl_portals.h> |
| 30 | #include <asm/fsl_liodn.h> |
Ahmed Mansour | aa270b4 | 2017-12-15 16:01:00 -0500 | [diff] [blame] | 31 | #include <fsl_qbman.h> |
Prabhakar Kushwaha | 1de43cf | 2016-01-22 14:34:44 +0530 | [diff] [blame] | 32 | #endif |
ramneek mehresh | c65e882 | 2013-08-05 16:00:16 +0530 | [diff] [blame] | 33 | #include <fsl_usb.h> |
York Sun | 5315553 | 2012-08-08 18:04:53 +0000 | [diff] [blame] | 34 | #include <hwconfig.h> |
Timur Tabi | d7acf5c | 2011-11-21 17:10:23 -0600 | [diff] [blame] | 35 | #include <linux/compiler.h> |
Simon Glass | dbd7954 | 2020-05-10 11:40:11 -0600 | [diff] [blame] | 36 | #include <linux/delay.h> |
Kumar Gala | 36d6b3f | 2008-01-17 16:48:33 -0600 | [diff] [blame] | 37 | #include "mp.h" |
Aneesh Bansal | c624909 | 2016-01-22 16:37:27 +0530 | [diff] [blame] | 38 | #ifdef CONFIG_CHAIN_OF_TRUST |
| 39 | #include <fsl_validate.h> |
| 40 | #endif |
Ruchika Gupta | ac1b269 | 2014-10-15 11:35:30 +0530 | [diff] [blame] | 41 | #ifdef CONFIG_FSL_CAAM |
| 42 | #include <fsl_sec.h> |
| 43 | #endif |
Udit Agarwal | d2dd2f7 | 2019-11-07 16:11:39 +0000 | [diff] [blame] | 44 | #if defined(CONFIG_NXP_ESBC) && defined(CONFIG_FSL_CORENET) |
Aneesh Bansal | 4b636c3 | 2016-01-22 17:05:59 +0530 | [diff] [blame] | 45 | #include <asm/fsl_pamu.h> |
| 46 | #include <fsl_secboot_err.h> |
| 47 | #endif |
Timur Tabi | 275f4bb | 2011-11-22 09:21:25 -0600 | [diff] [blame] | 48 | #ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND |
Haiying Wang | c0938d6 | 2011-02-07 16:14:15 -0500 | [diff] [blame] | 49 | #include <nand.h> |
| 50 | #include <errno.h> |
| 51 | #endif |
Shengzhou Liu | 15875a5 | 2016-11-21 11:36:48 +0800 | [diff] [blame] | 52 | #ifndef CONFIG_ARCH_QEMU_E500 |
| 53 | #include <fsl_ddr.h> |
| 54 | #endif |
Simon Glass | 2c844c4 | 2017-06-14 21:28:26 -0600 | [diff] [blame] | 55 | #include "../../../../drivers/ata/fsl_sata.h" |
Zhao Qiang | b818ba2 | 2014-03-21 16:21:45 +0800 | [diff] [blame] | 56 | #ifdef CONFIG_U_QE |
Qianyu Gong | ae6a758 | 2016-02-18 13:01:59 +0800 | [diff] [blame] | 57 | #include <fsl_qe.h> |
Zhao Qiang | b818ba2 | 2014-03-21 16:21:45 +0800 | [diff] [blame] | 58 | #endif |
Timur Tabi | d7acf5c | 2011-11-21 17:10:23 -0600 | [diff] [blame] | 59 | |
Nikhil Badola | 006e83a | 2014-04-15 14:44:52 +0530 | [diff] [blame] | 60 | #ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK |
| 61 | /* |
| 62 | * For deriving usb clock from 100MHz sysclk, reference divisor is set |
| 63 | * to a value of 5, which gives an intermediate value 20(100/5). The |
| 64 | * multiplication factor integer is set to 24, which when multiplied to |
| 65 | * above intermediate value provides clock for usb ip. |
| 66 | */ |
| 67 | void usb_single_source_clk_configure(struct ccsr_usb_phy *usb_phy) |
| 68 | { |
| 69 | sys_info_t sysinfo; |
| 70 | |
| 71 | get_sys_info(&sysinfo); |
| 72 | if (sysinfo.diff_sysclk == 1) { |
| 73 | clrbits_be32(&usb_phy->pllprg[1], |
| 74 | CONFIG_SYS_FSL_USB_PLLPRG2_MFI); |
| 75 | setbits_be32(&usb_phy->pllprg[1], |
| 76 | CONFIG_SYS_FSL_USB_PLLPRG2_REF_DIV_INTERNAL_CLK | |
| 77 | CONFIG_SYS_FSL_USB_PLLPRG2_MFI_INTERNAL_CLK | |
| 78 | CONFIG_SYS_FSL_USB_INTERNAL_SOC_CLK_EN); |
| 79 | } |
| 80 | } |
| 81 | #endif |
| 82 | |
Suresh Gupta | 086f0a7 | 2014-02-26 14:29:12 +0530 | [diff] [blame] | 83 | #ifdef CONFIG_SYS_FSL_ERRATUM_A006261 |
| 84 | void fsl_erratum_a006261_workaround(struct ccsr_usb_phy __iomem *usb_phy) |
| 85 | { |
| 86 | #ifdef CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE |
| 87 | u32 xcvrprg = in_be32(&usb_phy->port1.xcvrprg); |
| 88 | |
| 89 | /* Increase Disconnect Threshold by 50mV */ |
| 90 | xcvrprg &= ~CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_MASK | |
| 91 | INC_DCNT_THRESHOLD_50MV; |
| 92 | /* Enable programming of USB High speed Disconnect threshold */ |
| 93 | xcvrprg |= CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_EN; |
| 94 | out_be32(&usb_phy->port1.xcvrprg, xcvrprg); |
| 95 | |
| 96 | xcvrprg = in_be32(&usb_phy->port2.xcvrprg); |
| 97 | /* Increase Disconnect Threshold by 50mV */ |
| 98 | xcvrprg &= ~CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_MASK | |
| 99 | INC_DCNT_THRESHOLD_50MV; |
| 100 | /* Enable programming of USB High speed Disconnect threshold */ |
| 101 | xcvrprg |= CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_EN; |
| 102 | out_be32(&usb_phy->port2.xcvrprg, xcvrprg); |
| 103 | #else |
| 104 | |
| 105 | u32 temp = 0; |
| 106 | u32 status = in_be32(&usb_phy->status1); |
| 107 | |
| 108 | u32 squelch_prog_rd_0_2 = |
| 109 | (status >> CONFIG_SYS_FSL_USB_SQUELCH_PROG_RD_0) |
| 110 | & CONFIG_SYS_FSL_USB_SQUELCH_PROG_MASK; |
| 111 | |
| 112 | u32 squelch_prog_rd_3_5 = |
| 113 | (status >> CONFIG_SYS_FSL_USB_SQUELCH_PROG_RD_3) |
| 114 | & CONFIG_SYS_FSL_USB_SQUELCH_PROG_MASK; |
| 115 | |
| 116 | setbits_be32(&usb_phy->config1, |
| 117 | CONFIG_SYS_FSL_USB_HS_DISCNCT_INC); |
| 118 | setbits_be32(&usb_phy->config2, |
| 119 | CONFIG_SYS_FSL_USB_RX_AUTO_CAL_RD_WR_SEL); |
| 120 | |
Sriram Dash | 30c95ce | 2016-08-17 11:47:52 +0530 | [diff] [blame] | 121 | temp = squelch_prog_rd_0_2 << CONFIG_SYS_FSL_USB_SQUELCH_PROG_WR_3; |
Suresh Gupta | 086f0a7 | 2014-02-26 14:29:12 +0530 | [diff] [blame] | 122 | out_be32(&usb_phy->config2, in_be32(&usb_phy->config2) | temp); |
| 123 | |
Sriram Dash | 30c95ce | 2016-08-17 11:47:52 +0530 | [diff] [blame] | 124 | temp = squelch_prog_rd_3_5 << CONFIG_SYS_FSL_USB_SQUELCH_PROG_WR_0; |
Suresh Gupta | 086f0a7 | 2014-02-26 14:29:12 +0530 | [diff] [blame] | 125 | out_be32(&usb_phy->config2, in_be32(&usb_phy->config2) | temp); |
| 126 | #endif |
| 127 | } |
| 128 | #endif |
| 129 | |
| 130 | |
Zhao Qiang | b818ba2 | 2014-03-21 16:21:45 +0800 | [diff] [blame] | 131 | #if defined(CONFIG_QE) && !defined(CONFIG_U_QE) |
Andy Fleming | ee0e917 | 2007-08-14 00:14:25 -0500 | [diff] [blame] | 132 | extern qe_iop_conf_t qe_iop_conf_tab[]; |
| 133 | extern void qe_config_iopin(u8 port, u8 pin, int dir, |
| 134 | int open_drain, int assign); |
| 135 | extern void qe_init(uint qe_base); |
| 136 | extern void qe_reset(void); |
| 137 | |
| 138 | static void config_qe_ioports(void) |
| 139 | { |
| 140 | u8 port, pin; |
| 141 | int dir, open_drain, assign; |
| 142 | int i; |
| 143 | |
| 144 | for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) { |
| 145 | port = qe_iop_conf_tab[i].port; |
| 146 | pin = qe_iop_conf_tab[i].pin; |
| 147 | dir = qe_iop_conf_tab[i].dir; |
| 148 | open_drain = qe_iop_conf_tab[i].open_drain; |
| 149 | assign = qe_iop_conf_tab[i].assign; |
| 150 | qe_config_iopin(port, pin, dir, open_drain, assign); |
| 151 | } |
| 152 | } |
| 153 | #endif |
Matthew McClintock | 148e26a | 2006-06-28 10:43:36 -0500 | [diff] [blame] | 154 | |
Kumar Gala | 76eef3e | 2009-03-19 03:40:08 -0500 | [diff] [blame] | 155 | #ifdef CONFIG_SYS_FSL_CPC |
Aneesh Bansal | 8bcbc27 | 2014-03-18 23:40:26 +0530 | [diff] [blame] | 156 | #if defined(CONFIG_RAMBOOT_PBL) || defined(CONFIG_SYS_CPC_REINIT_F) |
Tang Yuantian | efd6da6 | 2014-07-04 17:39:26 +0800 | [diff] [blame] | 157 | void disable_cpc_sram(void) |
Kumar Gala | 76eef3e | 2009-03-19 03:40:08 -0500 | [diff] [blame] | 158 | { |
| 159 | int i; |
Kumar Gala | 76eef3e | 2009-03-19 03:40:08 -0500 | [diff] [blame] | 160 | |
| 161 | cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR; |
| 162 | |
| 163 | for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) { |
Shaohui Xie | 25a2b39 | 2011-03-16 10:10:32 +0800 | [diff] [blame] | 164 | if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) { |
| 165 | /* find and disable LAW of SRAM */ |
| 166 | struct law_entry law = find_law(CONFIG_SYS_INIT_L3_ADDR); |
| 167 | |
| 168 | if (law.index == -1) { |
| 169 | printf("\nFatal error happened\n"); |
| 170 | return; |
| 171 | } |
| 172 | disable_law(law.index); |
| 173 | |
| 174 | clrbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_CDQ_SPEC_DIS); |
| 175 | out_be32(&cpc->cpccsr0, 0); |
| 176 | out_be32(&cpc->cpcsrcr0, 0); |
| 177 | } |
Aneesh Bansal | 8bcbc27 | 2014-03-18 23:40:26 +0530 | [diff] [blame] | 178 | } |
| 179 | } |
Shaohui Xie | 25a2b39 | 2011-03-16 10:10:32 +0800 | [diff] [blame] | 180 | #endif |
Kumar Gala | 76eef3e | 2009-03-19 03:40:08 -0500 | [diff] [blame] | 181 | |
Sandeep Singh | 4fb16a1 | 2014-06-05 18:49:57 +0530 | [diff] [blame] | 182 | #if defined(T1040_TDM_QUIRK_CCSR_BASE) |
| 183 | #ifdef CONFIG_POST |
| 184 | #error POST memory test cannot be enabled with TDM |
| 185 | #endif |
| 186 | static void enable_tdm_law(void) |
| 187 | { |
| 188 | int ret; |
| 189 | char buffer[HWCONFIG_BUFFER_SIZE] = {0}; |
| 190 | int tdm_hwconfig_enabled = 0; |
| 191 | |
| 192 | /* |
| 193 | * Extract hwconfig from environment since environment |
| 194 | * is not setup properly yet. Search for tdm entry in |
| 195 | * hwconfig. |
| 196 | */ |
Simon Glass | 64b723f | 2017-08-03 12:22:12 -0600 | [diff] [blame] | 197 | ret = env_get_f("hwconfig", buffer, sizeof(buffer)); |
Sandeep Singh | 4fb16a1 | 2014-06-05 18:49:57 +0530 | [diff] [blame] | 198 | if (ret > 0) { |
| 199 | tdm_hwconfig_enabled = hwconfig_f("tdm", buffer); |
| 200 | /* If tdm is defined in hwconfig, set law for tdm workaround */ |
| 201 | if (tdm_hwconfig_enabled) |
| 202 | set_next_law(T1040_TDM_QUIRK_CCSR_BASE, LAW_SIZE_16M, |
| 203 | LAW_TRGT_IF_CCSR); |
| 204 | } |
| 205 | } |
| 206 | #endif |
| 207 | |
Tang Yuantian | efd6da6 | 2014-07-04 17:39:26 +0800 | [diff] [blame] | 208 | void enable_cpc(void) |
Aneesh Bansal | 8bcbc27 | 2014-03-18 23:40:26 +0530 | [diff] [blame] | 209 | { |
| 210 | int i; |
Shaveta Leekha | a7b7097 | 2014-07-02 11:44:15 +0530 | [diff] [blame] | 211 | int ret; |
Aneesh Bansal | 8bcbc27 | 2014-03-18 23:40:26 +0530 | [diff] [blame] | 212 | u32 size = 0; |
Shaveta Leekha | a7b7097 | 2014-07-02 11:44:15 +0530 | [diff] [blame] | 213 | u32 cpccfg0; |
| 214 | char buffer[HWCONFIG_BUFFER_SIZE]; |
| 215 | char cpc_subarg[16]; |
| 216 | bool have_hwconfig = false; |
| 217 | int cpc_args = 0; |
Aneesh Bansal | 8bcbc27 | 2014-03-18 23:40:26 +0530 | [diff] [blame] | 218 | cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR; |
| 219 | |
Shaveta Leekha | a7b7097 | 2014-07-02 11:44:15 +0530 | [diff] [blame] | 220 | /* Extract hwconfig from environment */ |
Simon Glass | 64b723f | 2017-08-03 12:22:12 -0600 | [diff] [blame] | 221 | ret = env_get_f("hwconfig", buffer, sizeof(buffer)); |
Shaveta Leekha | a7b7097 | 2014-07-02 11:44:15 +0530 | [diff] [blame] | 222 | if (ret > 0) { |
| 223 | /* |
| 224 | * If "en_cpc" is not defined in hwconfig then by default all |
| 225 | * cpcs are enable. If this config is defined then individual |
| 226 | * cpcs which have to be enabled should also be defined. |
| 227 | * e.g en_cpc:cpc1,cpc2; |
| 228 | */ |
| 229 | if (hwconfig_f("en_cpc", buffer)) |
| 230 | have_hwconfig = true; |
| 231 | } |
| 232 | |
Aneesh Bansal | 8bcbc27 | 2014-03-18 23:40:26 +0530 | [diff] [blame] | 233 | for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) { |
Shaveta Leekha | a7b7097 | 2014-07-02 11:44:15 +0530 | [diff] [blame] | 234 | if (have_hwconfig) { |
| 235 | sprintf(cpc_subarg, "cpc%u", i + 1); |
| 236 | cpc_args = hwconfig_sub_f("en_cpc", cpc_subarg, buffer); |
| 237 | if (cpc_args == 0) |
| 238 | continue; |
| 239 | } |
| 240 | cpccfg0 = in_be32(&cpc->cpccfg0); |
Aneesh Bansal | 8bcbc27 | 2014-03-18 23:40:26 +0530 | [diff] [blame] | 241 | size += CPC_CFG0_SZ_K(cpccfg0); |
| 242 | |
Kumar Gala | 9780b59 | 2011-01-13 01:54:01 -0600 | [diff] [blame] | 243 | #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A002 |
| 244 | setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_TAG_ECC_SCRUB_DIS); |
| 245 | #endif |
Kumar Gala | 887c0e1 | 2011-01-13 01:56:18 -0600 | [diff] [blame] | 246 | #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A003 |
| 247 | setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_DATA_ECC_SCRUB_DIS); |
| 248 | #endif |
Scott Wood | 3f4a5c4 | 2013-05-15 17:50:13 -0500 | [diff] [blame] | 249 | #ifdef CONFIG_SYS_FSL_ERRATUM_A006593 |
| 250 | setbits_be32(&cpc->cpchdbcr0, 1 << (31 - 21)); |
| 251 | #endif |
York Sun | b195425 | 2013-09-16 12:49:31 -0700 | [diff] [blame] | 252 | #ifdef CONFIG_SYS_FSL_ERRATUM_A006379 |
| 253 | if (has_erratum_a006379()) { |
| 254 | setbits_be32(&cpc->cpchdbcr0, |
| 255 | CPC_HDBCR0_SPLRU_LEVEL_EN); |
| 256 | } |
| 257 | #endif |
Kumar Gala | 9780b59 | 2011-01-13 01:54:01 -0600 | [diff] [blame] | 258 | |
Kumar Gala | 76eef3e | 2009-03-19 03:40:08 -0500 | [diff] [blame] | 259 | out_be32(&cpc->cpccsr0, CPC_CSR0_CE | CPC_CSR0_PE); |
| 260 | /* Read back to sync write */ |
| 261 | in_be32(&cpc->cpccsr0); |
| 262 | |
| 263 | } |
| 264 | |
Shruti Kanetkar | 3adfb91 | 2013-08-15 11:25:37 -0500 | [diff] [blame] | 265 | puts("Corenet Platform Cache: "); |
| 266 | print_size(size * 1024, " enabled\n"); |
Kumar Gala | 76eef3e | 2009-03-19 03:40:08 -0500 | [diff] [blame] | 267 | } |
| 268 | |
Kim Phillips | 402673f | 2012-10-29 13:34:38 +0000 | [diff] [blame] | 269 | static void invalidate_cpc(void) |
Kumar Gala | 76eef3e | 2009-03-19 03:40:08 -0500 | [diff] [blame] | 270 | { |
| 271 | int i; |
| 272 | cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR; |
| 273 | |
| 274 | for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) { |
Shaohui Xie | 25a2b39 | 2011-03-16 10:10:32 +0800 | [diff] [blame] | 275 | /* skip CPC when it used as all SRAM */ |
| 276 | if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) |
| 277 | continue; |
Kumar Gala | 76eef3e | 2009-03-19 03:40:08 -0500 | [diff] [blame] | 278 | /* Flash invalidate the CPC and clear all the locks */ |
| 279 | out_be32(&cpc->cpccsr0, CPC_CSR0_FI | CPC_CSR0_LFC); |
| 280 | while (in_be32(&cpc->cpccsr0) & (CPC_CSR0_FI | CPC_CSR0_LFC)) |
| 281 | ; |
| 282 | } |
| 283 | } |
| 284 | #else |
| 285 | #define enable_cpc() |
| 286 | #define invalidate_cpc() |
Tang Yuantian | efd6da6 | 2014-07-04 17:39:26 +0800 | [diff] [blame] | 287 | #define disable_cpc_sram() |
Kumar Gala | 76eef3e | 2009-03-19 03:40:08 -0500 | [diff] [blame] | 288 | #endif /* CONFIG_SYS_FSL_CPC */ |
| 289 | |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 290 | /* |
| 291 | * Breathe some life into the CPU... |
| 292 | * |
| 293 | * Set up the memory map |
| 294 | * initialize a bunch of registers |
| 295 | */ |
| 296 | |
Kumar Gala | 24f86a8 | 2009-09-17 01:52:37 -0500 | [diff] [blame] | 297 | #ifdef CONFIG_FSL_CORENET |
| 298 | static void corenet_tb_init(void) |
| 299 | { |
| 300 | volatile ccsr_rcpm_t *rcpm = |
| 301 | (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR); |
| 302 | volatile ccsr_pic_t *pic = |
Kim Phillips | 2ecbfeb | 2010-08-09 18:39:57 -0500 | [diff] [blame] | 303 | (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR); |
Kumar Gala | 24f86a8 | 2009-09-17 01:52:37 -0500 | [diff] [blame] | 304 | u32 whoami = in_be32(&pic->whoami); |
| 305 | |
| 306 | /* Enable the timebase register for this core */ |
| 307 | out_be32(&rcpm->ctbenrl, (1 << whoami)); |
| 308 | } |
| 309 | #endif |
| 310 | |
York Sun | 7b083df | 2014-03-28 15:07:27 -0700 | [diff] [blame] | 311 | #ifdef CONFIG_SYS_FSL_ERRATUM_A007212 |
| 312 | void fsl_erratum_a007212_workaround(void) |
| 313 | { |
| 314 | ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); |
| 315 | u32 ddr_pll_ratio; |
| 316 | u32 __iomem *plldgdcr1 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c20); |
| 317 | u32 __iomem *plldadcr1 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c28); |
| 318 | u32 __iomem *dpdovrcr4 = (void *)(CONFIG_SYS_DCSRBAR + 0x21e80); |
York Sun | fe84507 | 2016-12-28 08:43:45 -0800 | [diff] [blame] | 319 | #if (CONFIG_SYS_NUM_DDR_CTLRS >= 2) |
York Sun | 7b083df | 2014-03-28 15:07:27 -0700 | [diff] [blame] | 320 | u32 __iomem *plldgdcr2 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c40); |
| 321 | u32 __iomem *plldadcr2 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c48); |
York Sun | fe84507 | 2016-12-28 08:43:45 -0800 | [diff] [blame] | 322 | #if (CONFIG_SYS_NUM_DDR_CTLRS >= 3) |
York Sun | 7b083df | 2014-03-28 15:07:27 -0700 | [diff] [blame] | 323 | u32 __iomem *plldgdcr3 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c60); |
| 324 | u32 __iomem *plldadcr3 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c68); |
| 325 | #endif |
| 326 | #endif |
| 327 | /* |
| 328 | * Even this workaround applies to selected version of SoCs, it is |
| 329 | * safe to apply to all versions, with the limitation of odd ratios. |
| 330 | * If RCW has disabled DDR PLL, we have to apply this workaround, |
| 331 | * otherwise DDR will not work. |
| 332 | */ |
| 333 | ddr_pll_ratio = (in_be32(&gur->rcwsr[0]) >> |
| 334 | FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT) & |
| 335 | FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK; |
| 336 | /* check if RCW sets ratio to 0, required by this workaround */ |
| 337 | if (ddr_pll_ratio != 0) |
| 338 | return; |
| 339 | ddr_pll_ratio = (in_be32(&gur->rcwsr[0]) >> |
| 340 | FSL_CORENET_RCWSR0_MEM_PLL_RAT_RESV_SHIFT) & |
| 341 | FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK; |
| 342 | /* check if reserved bits have the desired ratio */ |
| 343 | if (ddr_pll_ratio == 0) { |
| 344 | printf("Error: Unknown DDR PLL ratio!\n"); |
| 345 | return; |
| 346 | } |
| 347 | ddr_pll_ratio >>= 1; |
| 348 | |
| 349 | setbits_be32(plldadcr1, 0x02000001); |
York Sun | fe84507 | 2016-12-28 08:43:45 -0800 | [diff] [blame] | 350 | #if (CONFIG_SYS_NUM_DDR_CTLRS >= 2) |
York Sun | 7b083df | 2014-03-28 15:07:27 -0700 | [diff] [blame] | 351 | setbits_be32(plldadcr2, 0x02000001); |
York Sun | fe84507 | 2016-12-28 08:43:45 -0800 | [diff] [blame] | 352 | #if (CONFIG_SYS_NUM_DDR_CTLRS >= 3) |
York Sun | 7b083df | 2014-03-28 15:07:27 -0700 | [diff] [blame] | 353 | setbits_be32(plldadcr3, 0x02000001); |
| 354 | #endif |
| 355 | #endif |
| 356 | setbits_be32(dpdovrcr4, 0xe0000000); |
| 357 | out_be32(plldgdcr1, 0x08000001 | (ddr_pll_ratio << 1)); |
York Sun | fe84507 | 2016-12-28 08:43:45 -0800 | [diff] [blame] | 358 | #if (CONFIG_SYS_NUM_DDR_CTLRS >= 2) |
York Sun | 7b083df | 2014-03-28 15:07:27 -0700 | [diff] [blame] | 359 | out_be32(plldgdcr2, 0x08000001 | (ddr_pll_ratio << 1)); |
York Sun | fe84507 | 2016-12-28 08:43:45 -0800 | [diff] [blame] | 360 | #if (CONFIG_SYS_NUM_DDR_CTLRS >= 3) |
York Sun | 7b083df | 2014-03-28 15:07:27 -0700 | [diff] [blame] | 361 | out_be32(plldgdcr3, 0x08000001 | (ddr_pll_ratio << 1)); |
| 362 | #endif |
| 363 | #endif |
| 364 | udelay(100); |
| 365 | clrbits_be32(plldadcr1, 0x02000001); |
York Sun | fe84507 | 2016-12-28 08:43:45 -0800 | [diff] [blame] | 366 | #if (CONFIG_SYS_NUM_DDR_CTLRS >= 2) |
York Sun | 7b083df | 2014-03-28 15:07:27 -0700 | [diff] [blame] | 367 | clrbits_be32(plldadcr2, 0x02000001); |
York Sun | fe84507 | 2016-12-28 08:43:45 -0800 | [diff] [blame] | 368 | #if (CONFIG_SYS_NUM_DDR_CTLRS >= 3) |
York Sun | 7b083df | 2014-03-28 15:07:27 -0700 | [diff] [blame] | 369 | clrbits_be32(plldadcr3, 0x02000001); |
| 370 | #endif |
| 371 | #endif |
| 372 | clrbits_be32(dpdovrcr4, 0xe0000000); |
| 373 | } |
| 374 | #endif |
| 375 | |
York Sun | 695c0c3 | 2014-04-30 14:43:47 -0700 | [diff] [blame] | 376 | ulong cpu_init_f(void) |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 377 | { |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 378 | extern void m8560_cpm_reset (void); |
Aneesh Bansal | 4b636c3 | 2016-01-22 17:05:59 +0530 | [diff] [blame] | 379 | #ifdef CONFIG_SYS_DCSRBAR_PHYS |
Stephen George | 5bbf29c | 2011-07-20 09:47:26 -0500 | [diff] [blame] | 380 | ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); |
| 381 | #endif |
Udit Agarwal | d2dd2f7 | 2019-11-07 16:11:39 +0000 | [diff] [blame] | 382 | #if defined(CONFIG_NXP_ESBC) && !defined(CONFIG_SYS_RAMBOOT) |
Ruchika Gupta | 8ca8d82 | 2010-12-15 17:02:08 +0000 | [diff] [blame] | 383 | struct law_entry law; |
| 384 | #endif |
York Sun | efc49e0 | 2016-11-15 13:52:34 -0800 | [diff] [blame] | 385 | #ifdef CONFIG_ARCH_MPC8548 |
Peter Tyser | 30103c6 | 2008-11-11 10:17:10 -0600 | [diff] [blame] | 386 | ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR); |
| 387 | uint svr = get_svr(); |
| 388 | |
| 389 | /* |
| 390 | * CPU2 errata workaround: A core hang possible while executing |
| 391 | * a msync instruction and a snoopable transaction from an I/O |
| 392 | * master tagged to make quick forward progress is present. |
| 393 | * Fixed in silicon rev 2.1. |
| 394 | */ |
| 395 | if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0))) |
| 396 | out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16)); |
| 397 | #endif |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 398 | |
Kumar Gala | 9772ee7 | 2008-01-16 22:38:34 -0600 | [diff] [blame] | 399 | disable_tlb(14); |
| 400 | disable_tlb(15); |
| 401 | |
Udit Agarwal | d2dd2f7 | 2019-11-07 16:11:39 +0000 | [diff] [blame] | 402 | #if defined(CONFIG_NXP_ESBC) && !defined(CONFIG_SYS_RAMBOOT) |
Ruchika Gupta | 8ca8d82 | 2010-12-15 17:02:08 +0000 | [diff] [blame] | 403 | /* Disable the LAW created for NOR flash by the PBI commands */ |
| 404 | law = find_law(CONFIG_SYS_PBI_FLASH_BASE); |
| 405 | if (law.index != -1) |
| 406 | disable_law(law.index); |
Aneesh Bansal | 8bcbc27 | 2014-03-18 23:40:26 +0530 | [diff] [blame] | 407 | |
| 408 | #if defined(CONFIG_SYS_CPC_REINIT_F) |
| 409 | disable_cpc_sram(); |
| 410 | #endif |
Ruchika Gupta | 8ca8d82 | 2010-12-15 17:02:08 +0000 | [diff] [blame] | 411 | #endif |
| 412 | |
Becky Bruce | 0d4cee1 | 2010-06-17 11:37:20 -0500 | [diff] [blame] | 413 | init_early_memctl_regs(); |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 414 | |
Zhao Qiang | b818ba2 | 2014-03-21 16:21:45 +0800 | [diff] [blame] | 415 | #if defined(CONFIG_QE) && !defined(CONFIG_U_QE) |
Andy Fleming | ee0e917 | 2007-08-14 00:14:25 -0500 | [diff] [blame] | 416 | /* Config QE ioports */ |
| 417 | config_qe_ioports(); |
| 418 | #endif |
Zhao Qiang | b818ba2 | 2014-03-21 16:21:45 +0800 | [diff] [blame] | 419 | |
Peter Tyser | a9af1dc | 2009-06-30 17:15:47 -0500 | [diff] [blame] | 420 | #if defined(CONFIG_FSL_DMA) |
| 421 | dma_init(); |
| 422 | #endif |
Kumar Gala | 24f86a8 | 2009-09-17 01:52:37 -0500 | [diff] [blame] | 423 | #ifdef CONFIG_FSL_CORENET |
| 424 | corenet_tb_init(); |
| 425 | #endif |
Kumar Gala | 42f9918 | 2009-11-12 10:26:16 -0600 | [diff] [blame] | 426 | init_used_tlb_cams(); |
Kumar Gala | 76eef3e | 2009-03-19 03:40:08 -0500 | [diff] [blame] | 427 | |
| 428 | /* Invalidate the CPC before DDR gets enabled */ |
| 429 | invalidate_cpc(); |
Stephen George | 5bbf29c | 2011-07-20 09:47:26 -0500 | [diff] [blame] | 430 | |
| 431 | #ifdef CONFIG_SYS_DCSRBAR_PHYS |
| 432 | /* set DCSRCR so that DCSR space is 1G */ |
| 433 | setbits_be32(&gur->dcsrcr, FSL_CORENET_DCSR_SZ_1G); |
| 434 | in_be32(&gur->dcsrcr); |
| 435 | #endif |
| 436 | |
York Sun | 7b083df | 2014-03-28 15:07:27 -0700 | [diff] [blame] | 437 | #ifdef CONFIG_SYS_FSL_ERRATUM_A007212 |
| 438 | fsl_erratum_a007212_workaround(); |
| 439 | #endif |
| 440 | |
tang yuantian | a434191 | 2014-12-18 10:26:34 +0800 | [diff] [blame] | 441 | return 0; |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 442 | } |
| 443 | |
Kumar Gala | a38a9ce | 2010-12-15 03:50:47 -0600 | [diff] [blame] | 444 | /* Implement a dummy function for those platforms w/o SERDES */ |
| 445 | static void __fsl_serdes__init(void) |
| 446 | { |
| 447 | return ; |
| 448 | } |
| 449 | __attribute__((weak, alias("__fsl_serdes__init"))) void fsl_serdes_init(void); |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 450 | |
Prabhakar Kushwaha | cc3c5b6 | 2013-08-29 13:10:38 +0530 | [diff] [blame] | 451 | #if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500) |
York Sun | c3d87b1 | 2012-10-08 07:44:08 +0000 | [diff] [blame] | 452 | int enable_cluster_l2(void) |
| 453 | { |
| 454 | int i = 0; |
Shengzhou Liu | 26ed2d0 | 2014-04-25 16:31:22 +0800 | [diff] [blame] | 455 | u32 cluster, svr = get_svr(); |
York Sun | c3d87b1 | 2012-10-08 07:44:08 +0000 | [diff] [blame] | 456 | ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); |
| 457 | struct ccsr_cluster_l2 __iomem *l2cache; |
| 458 | |
Shengzhou Liu | 26ed2d0 | 2014-04-25 16:31:22 +0800 | [diff] [blame] | 459 | /* only the L2 of first cluster should be enabled as expected on T4080, |
| 460 | * but there is no EOC in the first cluster as HW sake, so return here |
| 461 | * to skip enabling L2 cache of the 2nd cluster. |
| 462 | */ |
| 463 | if (SVR_SOC_VER(svr) == SVR_T4080) |
| 464 | return 0; |
| 465 | |
York Sun | c3d87b1 | 2012-10-08 07:44:08 +0000 | [diff] [blame] | 466 | cluster = in_be32(&gur->tp_cluster[i].lower); |
| 467 | if (cluster & TP_CLUSTER_EOC) |
| 468 | return 0; |
| 469 | |
| 470 | /* The first cache has already been set up, so skip it */ |
| 471 | i++; |
| 472 | |
| 473 | /* Look through the remaining clusters, and set up their caches */ |
| 474 | do { |
Prabhakar Kushwaha | ccf0e68 | 2012-12-23 19:25:18 +0000 | [diff] [blame] | 475 | int j, cluster_valid = 0; |
| 476 | |
York Sun | c3d87b1 | 2012-10-08 07:44:08 +0000 | [diff] [blame] | 477 | l2cache = (void __iomem *)(CONFIG_SYS_FSL_CLUSTER_1_L2 + i * 0x40000); |
Prabhakar Kushwaha | ccf0e68 | 2012-12-23 19:25:18 +0000 | [diff] [blame] | 478 | |
York Sun | c3d87b1 | 2012-10-08 07:44:08 +0000 | [diff] [blame] | 479 | cluster = in_be32(&gur->tp_cluster[i].lower); |
| 480 | |
Prabhakar Kushwaha | ccf0e68 | 2012-12-23 19:25:18 +0000 | [diff] [blame] | 481 | /* check that at least one core/accel is enabled in cluster */ |
| 482 | for (j = 0; j < 4; j++) { |
| 483 | u32 idx = (cluster >> (j*8)) & TP_CLUSTER_INIT_MASK; |
| 484 | u32 type = in_be32(&gur->tp_ityp[idx]); |
York Sun | c3d87b1 | 2012-10-08 07:44:08 +0000 | [diff] [blame] | 485 | |
Shaveta Leekha | 6e125a2 | 2014-07-02 11:44:54 +0530 | [diff] [blame] | 486 | if ((type & TP_ITYP_AV) && |
| 487 | TP_ITYP_TYPE(type) == TP_ITYP_TYPE_PPC) |
Prabhakar Kushwaha | ccf0e68 | 2012-12-23 19:25:18 +0000 | [diff] [blame] | 488 | cluster_valid = 1; |
| 489 | } |
| 490 | |
| 491 | if (cluster_valid) { |
| 492 | /* set stash ID to (cluster) * 2 + 32 + 1 */ |
| 493 | clrsetbits_be32(&l2cache->l2csr1, 0xff, 32 + i * 2 + 1); |
| 494 | |
| 495 | printf("enable l2 for cluster %d %p\n", i, l2cache); |
York Sun | c3d87b1 | 2012-10-08 07:44:08 +0000 | [diff] [blame] | 496 | |
Prabhakar Kushwaha | ccf0e68 | 2012-12-23 19:25:18 +0000 | [diff] [blame] | 497 | out_be32(&l2cache->l2csr0, L2CSR0_L2FI|L2CSR0_L2LFC); |
| 498 | while ((in_be32(&l2cache->l2csr0) |
| 499 | & (L2CSR0_L2FI|L2CSR0_L2LFC)) != 0) |
| 500 | ; |
James Yang | 284ce50 | 2013-03-25 07:40:03 +0000 | [diff] [blame] | 501 | out_be32(&l2cache->l2csr0, L2CSR0_L2E|L2CSR0_L2PE|L2CSR0_L2REP_MODE); |
Prabhakar Kushwaha | ccf0e68 | 2012-12-23 19:25:18 +0000 | [diff] [blame] | 502 | } |
York Sun | c3d87b1 | 2012-10-08 07:44:08 +0000 | [diff] [blame] | 503 | i++; |
| 504 | } while (!(cluster & TP_CLUSTER_EOC)); |
| 505 | |
| 506 | return 0; |
| 507 | } |
| 508 | #endif |
| 509 | |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 510 | /* |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 511 | * Initialize L2 as cache. |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 512 | */ |
Tang Yuantian | efd6da6 | 2014-07-04 17:39:26 +0800 | [diff] [blame] | 513 | int l2cache_init(void) |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 514 | { |
Timur Tabi | d7acf5c | 2011-11-21 17:10:23 -0600 | [diff] [blame] | 515 | __maybe_unused u32 svr = get_svr(); |
York Sun | c3d87b1 | 2012-10-08 07:44:08 +0000 | [diff] [blame] | 516 | #ifdef CONFIG_L2_CACHE |
| 517 | ccsr_l2cache_t *l2cache = (void __iomem *)CONFIG_SYS_MPC85xx_L2_ADDR; |
Prabhakar Kushwaha | cc3c5b6 | 2013-08-29 13:10:38 +0530 | [diff] [blame] | 518 | #elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500) |
York Sun | c3d87b1 | 2012-10-08 07:44:08 +0000 | [diff] [blame] | 519 | struct ccsr_cluster_l2 * l2cache = (void __iomem *)CONFIG_SYS_FSL_CLUSTER_1_L2; |
Lan Chunhe | e0ef732 | 2010-04-21 07:40:50 -0500 | [diff] [blame] | 520 | #endif |
York Sun | f066a04 | 2012-10-28 08:12:54 +0000 | [diff] [blame] | 521 | |
Wolfgang Grandegger | 09cb120 | 2008-06-05 13:11:59 +0200 | [diff] [blame] | 522 | puts ("L2: "); |
| 523 | |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 524 | #if defined(CONFIG_L2_CACHE) |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 525 | volatile uint cache_ctl; |
Timur Tabi | d7acf5c | 2011-11-21 17:10:23 -0600 | [diff] [blame] | 526 | uint ver; |
Kumar Gala | 2011997 | 2008-07-14 14:07:00 -0500 | [diff] [blame] | 527 | u32 l2siz_field; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 528 | |
Kumar Gala | 1f109fd | 2008-04-08 10:45:50 -0500 | [diff] [blame] | 529 | ver = SVR_SOC_VER(svr); |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 530 | |
| 531 | asm("msync;isync"); |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 532 | cache_ctl = l2cache->l2ctl; |
Mingkai Hu | 0255cd7 | 2009-09-11 14:19:10 +0800 | [diff] [blame] | 533 | |
| 534 | #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR) |
| 535 | if (cache_ctl & MPC85xx_L2CTL_L2E) { |
| 536 | /* Clear L2 SRAM memory-mapped base address */ |
| 537 | out_be32(&l2cache->l2srbar0, 0x0); |
| 538 | out_be32(&l2cache->l2srbar1, 0x0); |
| 539 | |
| 540 | /* set MBECCDIS=0, SBECCDIS=0 */ |
| 541 | clrbits_be32(&l2cache->l2errdis, |
| 542 | (MPC85xx_L2ERRDIS_MBECC | |
| 543 | MPC85xx_L2ERRDIS_SBECC)); |
| 544 | |
| 545 | /* set L2E=0, L2SRAM=0 */ |
| 546 | clrbits_be32(&l2cache->l2ctl, |
| 547 | (MPC85xx_L2CTL_L2E | |
| 548 | MPC85xx_L2CTL_L2SRAM_ENTIRE)); |
| 549 | } |
| 550 | #endif |
| 551 | |
Kumar Gala | 2011997 | 2008-07-14 14:07:00 -0500 | [diff] [blame] | 552 | l2siz_field = (cache_ctl >> 28) & 0x3; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 553 | |
Kumar Gala | 2011997 | 2008-07-14 14:07:00 -0500 | [diff] [blame] | 554 | switch (l2siz_field) { |
| 555 | case 0x0: |
| 556 | printf(" unknown size (0x%08x)\n", cache_ctl); |
| 557 | return -1; |
| 558 | break; |
| 559 | case 0x1: |
| 560 | if (ver == SVR_8540 || ver == SVR_8560 || |
York Sun | 8cb6548 | 2012-07-06 17:10:33 -0500 | [diff] [blame] | 561 | ver == SVR_8541 || ver == SVR_8555) { |
Shruti Kanetkar | 8115936 | 2013-08-15 11:25:38 -0500 | [diff] [blame] | 562 | puts("128 KiB "); |
| 563 | /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 KiBibyte) */ |
Kumar Gala | 2011997 | 2008-07-14 14:07:00 -0500 | [diff] [blame] | 564 | cache_ctl = 0xc4000000; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 565 | } else { |
Shruti Kanetkar | 8115936 | 2013-08-15 11:25:38 -0500 | [diff] [blame] | 566 | puts("256 KiB "); |
Kumar Gala | 2011997 | 2008-07-14 14:07:00 -0500 | [diff] [blame] | 567 | cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */ |
| 568 | } |
| 569 | break; |
| 570 | case 0x2: |
| 571 | if (ver == SVR_8540 || ver == SVR_8560 || |
York Sun | 8cb6548 | 2012-07-06 17:10:33 -0500 | [diff] [blame] | 572 | ver == SVR_8541 || ver == SVR_8555) { |
Shruti Kanetkar | 8115936 | 2013-08-15 11:25:38 -0500 | [diff] [blame] | 573 | puts("256 KiB "); |
| 574 | /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 KiBibyte) */ |
Ed Swarthout | dd93d8f | 2007-07-27 01:50:47 -0500 | [diff] [blame] | 575 | cache_ctl = 0xc8000000; |
Kumar Gala | 2011997 | 2008-07-14 14:07:00 -0500 | [diff] [blame] | 576 | } else { |
Shruti Kanetkar | 8115936 | 2013-08-15 11:25:38 -0500 | [diff] [blame] | 577 | puts("512 KiB "); |
Kumar Gala | 2011997 | 2008-07-14 14:07:00 -0500 | [diff] [blame] | 578 | /* set L2E=1, L2I=1, & L2SRAM=0 */ |
| 579 | cache_ctl = 0xc0000000; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 580 | } |
Jon Loeliger | 4fc25e4 | 2005-07-25 10:58:39 -0500 | [diff] [blame] | 581 | break; |
Kumar Gala | 2011997 | 2008-07-14 14:07:00 -0500 | [diff] [blame] | 582 | case 0x3: |
Shruti Kanetkar | 8115936 | 2013-08-15 11:25:38 -0500 | [diff] [blame] | 583 | puts("1024 KiB "); |
Kumar Gala | 2011997 | 2008-07-14 14:07:00 -0500 | [diff] [blame] | 584 | /* set L2E=1, L2I=1, & L2SRAM=0 */ |
| 585 | cache_ctl = 0xc0000000; |
Ed Swarthout | dd93d8f | 2007-07-27 01:50:47 -0500 | [diff] [blame] | 586 | break; |
Jon Loeliger | 4fc25e4 | 2005-07-25 10:58:39 -0500 | [diff] [blame] | 587 | } |
| 588 | |
Mingkai Hu | d2088e0 | 2009-08-18 15:37:15 +0800 | [diff] [blame] | 589 | if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) { |
Wolfgang Grandegger | 09cb120 | 2008-06-05 13:11:59 +0200 | [diff] [blame] | 590 | puts("already enabled"); |
Haiying Wang | 05beab7 | 2010-12-01 10:35:30 -0500 | [diff] [blame] | 591 | #if defined(CONFIG_SYS_INIT_L2_ADDR) && defined(CONFIG_SYS_FLASH_BASE) |
Kumar Gala | 1882fab | 2011-11-09 09:56:41 -0600 | [diff] [blame] | 592 | u32 l2srbar = l2cache->l2srbar0; |
Mingkai Hu | d2088e0 | 2009-08-18 15:37:15 +0800 | [diff] [blame] | 593 | if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE |
| 594 | && l2srbar >= CONFIG_SYS_FLASH_BASE) { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 595 | l2srbar = CONFIG_SYS_INIT_L2_ADDR; |
Ed Swarthout | dd93d8f | 2007-07-27 01:50:47 -0500 | [diff] [blame] | 596 | l2cache->l2srbar0 = l2srbar; |
Scott Wood | 55f9f3a | 2012-10-29 19:00:41 -0500 | [diff] [blame] | 597 | printf(", moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR); |
Ed Swarthout | dd93d8f | 2007-07-27 01:50:47 -0500 | [diff] [blame] | 598 | } |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 599 | #endif /* CONFIG_SYS_INIT_L2_ADDR */ |
Ed Swarthout | dd93d8f | 2007-07-27 01:50:47 -0500 | [diff] [blame] | 600 | puts("\n"); |
| 601 | } else { |
| 602 | asm("msync;isync"); |
| 603 | l2cache->l2ctl = cache_ctl; /* invalidate & enable */ |
| 604 | asm("msync;isync"); |
Wolfgang Grandegger | 09cb120 | 2008-06-05 13:11:59 +0200 | [diff] [blame] | 605 | puts("enabled\n"); |
Ed Swarthout | dd93d8f | 2007-07-27 01:50:47 -0500 | [diff] [blame] | 606 | } |
Kumar Gala | e56f2c5 | 2009-03-19 09:16:10 -0500 | [diff] [blame] | 607 | #elif defined(CONFIG_BACKSIDE_L2_CACHE) |
York Sun | 8cb6548 | 2012-07-06 17:10:33 -0500 | [diff] [blame] | 608 | if (SVR_SOC_VER(svr) == SVR_P2040) { |
Kumar Gala | e08c6d8 | 2011-07-21 00:20:21 -0500 | [diff] [blame] | 609 | puts("N/A\n"); |
| 610 | goto skip_l2; |
| 611 | } |
| 612 | |
Kumar Gala | e56f2c5 | 2009-03-19 09:16:10 -0500 | [diff] [blame] | 613 | u32 l2cfg0 = mfspr(SPRN_L2CFG0); |
| 614 | |
| 615 | /* invalidate the L2 cache */ |
Kumar Gala | b6a4090 | 2009-09-22 15:45:44 -0500 | [diff] [blame] | 616 | mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC)); |
| 617 | while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC)) |
Kumar Gala | e56f2c5 | 2009-03-19 09:16:10 -0500 | [diff] [blame] | 618 | ; |
| 619 | |
Kumar Gala | 8d2817c | 2009-03-19 02:53:01 -0500 | [diff] [blame] | 620 | #ifdef CONFIG_SYS_CACHE_STASHING |
| 621 | /* set stash id to (coreID) * 2 + 32 + L2 (1) */ |
| 622 | mtspr(SPRN_L2CSR1, (32 + 1)); |
| 623 | #endif |
| 624 | |
Kumar Gala | e56f2c5 | 2009-03-19 09:16:10 -0500 | [diff] [blame] | 625 | /* enable the cache */ |
| 626 | mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0); |
| 627 | |
Dave Liu | 1721819 | 2009-10-22 00:10:23 -0500 | [diff] [blame] | 628 | if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) { |
| 629 | while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E)) |
| 630 | ; |
Shruti Kanetkar | 3adfb91 | 2013-08-15 11:25:37 -0500 | [diff] [blame] | 631 | print_size((l2cfg0 & 0x3fff) * 64 * 1024, " enabled\n"); |
Dave Liu | 1721819 | 2009-10-22 00:10:23 -0500 | [diff] [blame] | 632 | } |
Kumar Gala | e08c6d8 | 2011-07-21 00:20:21 -0500 | [diff] [blame] | 633 | |
| 634 | skip_l2: |
Prabhakar Kushwaha | cc3c5b6 | 2013-08-29 13:10:38 +0530 | [diff] [blame] | 635 | #elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500) |
York Sun | c3d87b1 | 2012-10-08 07:44:08 +0000 | [diff] [blame] | 636 | if (l2cache->l2csr0 & L2CSR0_L2E) |
Shruti Kanetkar | 3adfb91 | 2013-08-15 11:25:37 -0500 | [diff] [blame] | 637 | print_size((l2cache->l2cfg0 & 0x3fff) * 64 * 1024, |
| 638 | " enabled\n"); |
York Sun | c3d87b1 | 2012-10-08 07:44:08 +0000 | [diff] [blame] | 639 | |
| 640 | enable_cluster_l2(); |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 641 | #else |
Wolfgang Grandegger | 09cb120 | 2008-06-05 13:11:59 +0200 | [diff] [blame] | 642 | puts("disabled\n"); |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 643 | #endif |
Kumar Gala | 76eef3e | 2009-03-19 03:40:08 -0500 | [diff] [blame] | 644 | |
Tang Yuantian | efd6da6 | 2014-07-04 17:39:26 +0800 | [diff] [blame] | 645 | return 0; |
| 646 | } |
| 647 | |
| 648 | /* |
| 649 | * |
| 650 | * The newer 8548, etc, parts have twice as much cache, but |
| 651 | * use the same bit-encoding as the older 8555, etc, parts. |
| 652 | * |
| 653 | */ |
| 654 | int cpu_init_r(void) |
| 655 | { |
| 656 | __maybe_unused u32 svr = get_svr(); |
| 657 | #ifdef CONFIG_SYS_LBC_LCRR |
| 658 | fsl_lbc_t *lbc = (void __iomem *)LBC_BASE_ADDR; |
| 659 | #endif |
| 660 | #if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP) |
| 661 | extern int spin_table_compat; |
| 662 | const char *spin; |
| 663 | #endif |
| 664 | #ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571 |
| 665 | ccsr_sec_t __iomem *sec = (void *)CONFIG_SYS_FSL_SEC_ADDR; |
| 666 | #endif |
| 667 | #if defined(CONFIG_SYS_P4080_ERRATUM_CPU22) || \ |
| 668 | defined(CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011) |
| 669 | /* |
| 670 | * CPU22 and NMG_CPU_A011 share the same workaround. |
| 671 | * CPU22 applies to P4080 rev 1.0, 2.0, fixed in 3.0 |
| 672 | * NMG_CPU_A011 applies to P4080 rev 1.0, 2.0, fixed in 3.0 |
| 673 | * also applies to P3041 rev 1.0, 1.1, P2041 rev 1.0, 1.1, both |
| 674 | * fixed in 2.0. NMG_CPU_A011 is activated by default and can |
| 675 | * be disabled by hwconfig with syntax: |
| 676 | * |
| 677 | * fsl_cpu_a011:disable |
| 678 | */ |
| 679 | extern int enable_cpu_a011_workaround; |
| 680 | #ifdef CONFIG_SYS_P4080_ERRATUM_CPU22 |
| 681 | enable_cpu_a011_workaround = (SVR_MAJ(svr) < 3); |
| 682 | #else |
| 683 | char buffer[HWCONFIG_BUFFER_SIZE]; |
| 684 | char *buf = NULL; |
| 685 | int n, res; |
| 686 | |
Simon Glass | 64b723f | 2017-08-03 12:22:12 -0600 | [diff] [blame] | 687 | n = env_get_f("hwconfig", buffer, sizeof(buffer)); |
Tang Yuantian | efd6da6 | 2014-07-04 17:39:26 +0800 | [diff] [blame] | 688 | if (n > 0) |
| 689 | buf = buffer; |
| 690 | |
| 691 | res = hwconfig_arg_cmp_f("fsl_cpu_a011", "disable", buf); |
| 692 | if (res > 0) { |
| 693 | enable_cpu_a011_workaround = 0; |
| 694 | } else { |
| 695 | if (n >= HWCONFIG_BUFFER_SIZE) { |
| 696 | printf("fsl_cpu_a011 was not found. hwconfig variable " |
| 697 | "may be too long\n"); |
| 698 | } |
| 699 | enable_cpu_a011_workaround = |
| 700 | (SVR_SOC_VER(svr) == SVR_P4080 && SVR_MAJ(svr) < 3) || |
| 701 | (SVR_SOC_VER(svr) != SVR_P4080 && SVR_MAJ(svr) < 2); |
| 702 | } |
| 703 | #endif |
| 704 | if (enable_cpu_a011_workaround) { |
| 705 | flush_dcache(); |
| 706 | mtspr(L1CSR2, (mfspr(L1CSR2) | L1CSR2_DCWS)); |
| 707 | sync(); |
| 708 | } |
| 709 | #endif |
Darwin Dingel | a56d6c0 | 2016-10-25 09:48:01 +1300 | [diff] [blame] | 710 | |
| 711 | #ifdef CONFIG_SYS_FSL_ERRATUM_A007907 |
| 712 | flush_dcache(); |
| 713 | mtspr(L1CSR2, (mfspr(L1CSR2) & ~L1CSR2_DCSTASHID)); |
| 714 | sync(); |
| 715 | #endif |
| 716 | |
Tang Yuantian | efd6da6 | 2014-07-04 17:39:26 +0800 | [diff] [blame] | 717 | #ifdef CONFIG_SYS_FSL_ERRATUM_A005812 |
| 718 | /* |
| 719 | * A-005812 workaround sets bit 32 of SPR 976 for SoCs running |
| 720 | * in write shadow mode. Checking DCWS before setting SPR 976. |
| 721 | */ |
| 722 | if (mfspr(L1CSR2) & L1CSR2_DCWS) |
| 723 | mtspr(SPRN_HDBCR0, (mfspr(SPRN_HDBCR0) | 0x80000000)); |
| 724 | #endif |
| 725 | |
| 726 | #if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP) |
Simon Glass | 64b723f | 2017-08-03 12:22:12 -0600 | [diff] [blame] | 727 | spin = env_get("spin_table_compat"); |
Tang Yuantian | efd6da6 | 2014-07-04 17:39:26 +0800 | [diff] [blame] | 728 | if (spin && (*spin == 'n')) |
| 729 | spin_table_compat = 0; |
| 730 | else |
| 731 | spin_table_compat = 1; |
| 732 | #endif |
| 733 | |
Prabhakar Kushwaha | 1de43cf | 2016-01-22 14:34:44 +0530 | [diff] [blame] | 734 | #ifdef CONFIG_FSL_CORENET |
| 735 | set_liodns(); |
| 736 | #ifdef CONFIG_SYS_DPAA_QBMAN |
Ahmed Mansour | aa270b4 | 2017-12-15 16:01:00 -0500 | [diff] [blame] | 737 | setup_qbman_portals(); |
Prabhakar Kushwaha | 1de43cf | 2016-01-22 14:34:44 +0530 | [diff] [blame] | 738 | #endif |
| 739 | #endif |
| 740 | |
Tang Yuantian | efd6da6 | 2014-07-04 17:39:26 +0800 | [diff] [blame] | 741 | l2cache_init(); |
Aneesh Bansal | 8bcbc27 | 2014-03-18 23:40:26 +0530 | [diff] [blame] | 742 | #if defined(CONFIG_RAMBOOT_PBL) |
| 743 | disable_cpc_sram(); |
| 744 | #endif |
Kumar Gala | 76eef3e | 2009-03-19 03:40:08 -0500 | [diff] [blame] | 745 | enable_cpc(); |
Sandeep Singh | 4fb16a1 | 2014-06-05 18:49:57 +0530 | [diff] [blame] | 746 | #if defined(T1040_TDM_QUIRK_CCSR_BASE) |
| 747 | enable_tdm_law(); |
| 748 | #endif |
Kumar Gala | 76eef3e | 2009-03-19 03:40:08 -0500 | [diff] [blame] | 749 | |
York Sun | 972cc40 | 2013-06-25 11:37:41 -0700 | [diff] [blame] | 750 | #ifndef CONFIG_SYS_FSL_NO_SERDES |
Kumar Gala | 86853d4 | 2010-05-22 13:21:39 -0500 | [diff] [blame] | 751 | /* needs to be in ram since code uses global static vars */ |
| 752 | fsl_serdes_init(); |
York Sun | 972cc40 | 2013-06-25 11:37:41 -0700 | [diff] [blame] | 753 | #endif |
Kumar Gala | 86853d4 | 2010-05-22 13:21:39 -0500 | [diff] [blame] | 754 | |
Shengzhou Liu | 097be70 | 2013-08-15 09:31:47 +0800 | [diff] [blame] | 755 | #ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571 |
| 756 | #define MCFGR_AXIPIPE 0x000000f0 |
| 757 | if (IS_SVR_REV(svr, 1, 0)) |
Ruchika Gupta | bb7143b | 2014-09-09 11:50:31 +0530 | [diff] [blame] | 758 | sec_clrbits32(&sec->mcfgr, MCFGR_AXIPIPE); |
Shengzhou Liu | 097be70 | 2013-08-15 09:31:47 +0800 | [diff] [blame] | 759 | #endif |
| 760 | |
Shengzhou Liu | 95bd8e5 | 2013-01-23 19:56:23 +0000 | [diff] [blame] | 761 | #ifdef CONFIG_SYS_FSL_ERRATUM_A005871 |
| 762 | if (IS_SVR_REV(svr, 1, 0)) { |
| 763 | int i; |
| 764 | __be32 *p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb004c; |
| 765 | |
| 766 | for (i = 0; i < 12; i++) { |
| 767 | p += i + (i > 5 ? 11 : 0); |
| 768 | out_be32(p, 0x2); |
| 769 | } |
| 770 | p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb0108; |
| 771 | out_be32(p, 0x34); |
| 772 | } |
| 773 | #endif |
| 774 | |
Kumar Gala | 8975d7a | 2010-12-30 12:09:53 -0600 | [diff] [blame] | 775 | #ifdef CONFIG_SYS_SRIO |
| 776 | srio_init(); |
Liu Gang | 27afb9c | 2013-05-07 16:30:46 +0800 | [diff] [blame] | 777 | #ifdef CONFIG_SRIO_PCIE_BOOT_MASTER |
Simon Glass | 64b723f | 2017-08-03 12:22:12 -0600 | [diff] [blame] | 778 | char *s = env_get("bootmaster"); |
Liu Gang | d7b17a9 | 2012-08-09 05:09:59 +0000 | [diff] [blame] | 779 | if (s) { |
| 780 | if (!strcmp(s, "SRIO1")) { |
| 781 | srio_boot_master(1); |
| 782 | srio_boot_master_release_slave(1); |
| 783 | } |
| 784 | if (!strcmp(s, "SRIO2")) { |
| 785 | srio_boot_master(2); |
| 786 | srio_boot_master_release_slave(2); |
| 787 | } |
| 788 | } |
Liu Gang | 4cc8532 | 2012-03-08 00:33:17 +0000 | [diff] [blame] | 789 | #endif |
Kumar Gala | 8975d7a | 2010-12-30 12:09:53 -0600 | [diff] [blame] | 790 | #endif |
| 791 | |
Kumar Gala | 36d6b3f | 2008-01-17 16:48:33 -0600 | [diff] [blame] | 792 | #if defined(CONFIG_MP) |
| 793 | setup_mp(); |
| 794 | #endif |
Lan Chunhe | e0ef732 | 2010-04-21 07:40:50 -0500 | [diff] [blame] | 795 | |
Zang Roy-R61911 | 8365992 | 2012-09-18 09:50:08 +0000 | [diff] [blame] | 796 | #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC13 |
Roy Zang | c65dc4d | 2011-01-07 00:24:27 -0600 | [diff] [blame] | 797 | { |
Zang Roy-R61911 | 8365992 | 2012-09-18 09:50:08 +0000 | [diff] [blame] | 798 | if (SVR_MAJ(svr) < 3) { |
| 799 | void *p; |
| 800 | p = (void *)CONFIG_SYS_DCSRBAR + 0x20520; |
| 801 | setbits_be32(p, 1 << (31 - 14)); |
| 802 | } |
Roy Zang | c65dc4d | 2011-01-07 00:24:27 -0600 | [diff] [blame] | 803 | } |
| 804 | #endif |
| 805 | |
Lan Chunhe | e0ef732 | 2010-04-21 07:40:50 -0500 | [diff] [blame] | 806 | #ifdef CONFIG_SYS_LBC_LCRR |
| 807 | /* |
| 808 | * Modify the CLKDIV field of LCRR register to improve the writing |
| 809 | * speed for NOR flash. |
| 810 | */ |
| 811 | clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR); |
| 812 | __raw_readl(&lbc->lcrr); |
| 813 | isync(); |
Kumar Gala | f3339d6 | 2011-10-03 08:37:57 -0500 | [diff] [blame] | 814 | #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_LBC103 |
| 815 | udelay(100); |
| 816 | #endif |
Lan Chunhe | e0ef732 | 2010-04-21 07:40:50 -0500 | [diff] [blame] | 817 | #endif |
| 818 | |
Roy Zang | 6d6a0e1 | 2011-04-13 00:08:51 -0500 | [diff] [blame] | 819 | #ifdef CONFIG_SYS_FSL_USB1_PHY_ENABLE |
| 820 | { |
ramneek mehresh | c65e882 | 2013-08-05 16:00:16 +0530 | [diff] [blame] | 821 | struct ccsr_usb_phy __iomem *usb_phy1 = |
Roy Zang | 6d6a0e1 | 2011-04-13 00:08:51 -0500 | [diff] [blame] | 822 | (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR; |
Suresh Gupta | 086f0a7 | 2014-02-26 14:29:12 +0530 | [diff] [blame] | 823 | #ifdef CONFIG_SYS_FSL_ERRATUM_A006261 |
| 824 | if (has_erratum_a006261()) |
| 825 | fsl_erratum_a006261_workaround(usb_phy1); |
| 826 | #endif |
Roy Zang | 6d6a0e1 | 2011-04-13 00:08:51 -0500 | [diff] [blame] | 827 | out_be32(&usb_phy1->usb_enable_override, |
| 828 | CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE); |
| 829 | } |
| 830 | #endif |
| 831 | #ifdef CONFIG_SYS_FSL_USB2_PHY_ENABLE |
| 832 | { |
ramneek mehresh | c65e882 | 2013-08-05 16:00:16 +0530 | [diff] [blame] | 833 | struct ccsr_usb_phy __iomem *usb_phy2 = |
Roy Zang | 6d6a0e1 | 2011-04-13 00:08:51 -0500 | [diff] [blame] | 834 | (void *)CONFIG_SYS_MPC85xx_USB2_PHY_ADDR; |
Suresh Gupta | 086f0a7 | 2014-02-26 14:29:12 +0530 | [diff] [blame] | 835 | #ifdef CONFIG_SYS_FSL_ERRATUM_A006261 |
| 836 | if (has_erratum_a006261()) |
| 837 | fsl_erratum_a006261_workaround(usb_phy2); |
| 838 | #endif |
Roy Zang | 6d6a0e1 | 2011-04-13 00:08:51 -0500 | [diff] [blame] | 839 | out_be32(&usb_phy2->usb_enable_override, |
| 840 | CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE); |
| 841 | } |
| 842 | #endif |
| 843 | |
Xulei | cf4f493 | 2013-03-11 17:56:34 +0000 | [diff] [blame] | 844 | #ifdef CONFIG_SYS_FSL_ERRATUM_USB14 |
| 845 | /* On P204x/P304x/P50x0 Rev1.0, USB transmit will result internal |
| 846 | * multi-bit ECC errors which has impact on performance, so software |
| 847 | * should disable all ECC reporting from USB1 and USB2. |
| 848 | */ |
| 849 | if (IS_SVR_REV(get_svr(), 1, 0)) { |
| 850 | struct dcsr_dcfg_regs *dcfg = (struct dcsr_dcfg_regs *) |
| 851 | (CONFIG_SYS_DCSRBAR + CONFIG_SYS_DCSR_DCFG_OFFSET); |
| 852 | setbits_be32(&dcfg->ecccr1, |
| 853 | (DCSR_DCFG_ECC_DISABLE_USB1 | |
| 854 | DCSR_DCFG_ECC_DISABLE_USB2)); |
| 855 | } |
| 856 | #endif |
| 857 | |
Roy Zang | 59a539a | 2013-03-25 07:39:33 +0000 | [diff] [blame] | 858 | #if defined(CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE) |
ramneek mehresh | c65e882 | 2013-08-05 16:00:16 +0530 | [diff] [blame] | 859 | struct ccsr_usb_phy __iomem *usb_phy = |
Roy Zang | 59a539a | 2013-03-25 07:39:33 +0000 | [diff] [blame] | 860 | (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR; |
| 861 | setbits_be32(&usb_phy->pllprg[1], |
| 862 | CONFIG_SYS_FSL_USB_PLLPRG2_PHY2_CLK_EN | |
| 863 | CONFIG_SYS_FSL_USB_PLLPRG2_PHY1_CLK_EN | |
| 864 | CONFIG_SYS_FSL_USB_PLLPRG2_MFI | |
| 865 | CONFIG_SYS_FSL_USB_PLLPRG2_PLL_EN); |
Nikhil Badola | 006e83a | 2014-04-15 14:44:52 +0530 | [diff] [blame] | 866 | #ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK |
| 867 | usb_single_source_clk_configure(usb_phy); |
| 868 | #endif |
Roy Zang | 59a539a | 2013-03-25 07:39:33 +0000 | [diff] [blame] | 869 | setbits_be32(&usb_phy->port1.ctrl, |
| 870 | CONFIG_SYS_FSL_USB_CTRL_PHY_EN); |
| 871 | setbits_be32(&usb_phy->port1.drvvbuscfg, |
| 872 | CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN); |
| 873 | setbits_be32(&usb_phy->port1.pwrfltcfg, |
| 874 | CONFIG_SYS_FSL_USB_PWRFLT_CR_EN); |
| 875 | setbits_be32(&usb_phy->port2.ctrl, |
| 876 | CONFIG_SYS_FSL_USB_CTRL_PHY_EN); |
| 877 | setbits_be32(&usb_phy->port2.drvvbuscfg, |
| 878 | CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN); |
| 879 | setbits_be32(&usb_phy->port2.pwrfltcfg, |
| 880 | CONFIG_SYS_FSL_USB_PWRFLT_CR_EN); |
Suresh Gupta | 086f0a7 | 2014-02-26 14:29:12 +0530 | [diff] [blame] | 881 | |
| 882 | #ifdef CONFIG_SYS_FSL_ERRATUM_A006261 |
| 883 | if (has_erratum_a006261()) |
| 884 | fsl_erratum_a006261_workaround(usb_phy); |
Roy Zang | 59a539a | 2013-03-25 07:39:33 +0000 | [diff] [blame] | 885 | #endif |
| 886 | |
Suresh Gupta | 086f0a7 | 2014-02-26 14:29:12 +0530 | [diff] [blame] | 887 | #endif /* CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE */ |
| 888 | |
Shengzhou Liu | 15875a5 | 2016-11-21 11:36:48 +0800 | [diff] [blame] | 889 | #ifdef CONFIG_SYS_FSL_ERRATUM_A009942 |
| 890 | erratum_a009942_check_cpo(); |
| 891 | #endif |
| 892 | |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 893 | #ifdef CONFIG_FMAN_ENET |
Madalin Bucur | 7084851 | 2020-04-30 15:59:58 +0300 | [diff] [blame] | 894 | #ifndef CONFIG_DM_ETH |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 895 | fman_enet_init(); |
| 896 | #endif |
Madalin Bucur | 7084851 | 2020-04-30 15:59:58 +0300 | [diff] [blame] | 897 | #endif |
Kumar Gala | 2683c53 | 2011-04-13 08:37:44 -0500 | [diff] [blame] | 898 | |
Udit Agarwal | d2dd2f7 | 2019-11-07 16:11:39 +0000 | [diff] [blame] | 899 | #if defined(CONFIG_NXP_ESBC) && defined(CONFIG_FSL_CORENET) |
Aneesh Bansal | 4b636c3 | 2016-01-22 17:05:59 +0530 | [diff] [blame] | 900 | if (pamu_init() < 0) |
| 901 | fsl_secboot_handle_error(ERROR_ESBC_PAMU_INIT); |
| 902 | #endif |
| 903 | |
Ruchika Gupta | ac1b269 | 2014-10-15 11:35:30 +0530 | [diff] [blame] | 904 | #ifdef CONFIG_FSL_CAAM |
| 905 | sec_init(); |
Alex Porosanu | 7703d1e | 2016-04-29 15:18:00 +0300 | [diff] [blame] | 906 | |
York Sun | 4119aee | 2016-11-15 18:44:22 -0800 | [diff] [blame] | 907 | #if defined(CONFIG_ARCH_C29X) |
Alex Porosanu | 7703d1e | 2016-04-29 15:18:00 +0300 | [diff] [blame] | 908 | if ((SVR_SOC_VER(svr) == SVR_C292) || |
| 909 | (SVR_SOC_VER(svr) == SVR_C293)) |
| 910 | sec_init_idx(1); |
| 911 | |
| 912 | if (SVR_SOC_VER(svr) == SVR_C293) |
| 913 | sec_init_idx(2); |
| 914 | #endif |
Ruchika Gupta | ac1b269 | 2014-10-15 11:35:30 +0530 | [diff] [blame] | 915 | #endif |
| 916 | |
York Sun | be73553 | 2016-12-28 08:43:43 -0800 | [diff] [blame] | 917 | #if defined(CONFIG_FSL_SATA_V2) && defined(CONFIG_SYS_FSL_ERRATUM_SATA_A001) |
Timur Tabi | d7acf5c | 2011-11-21 17:10:23 -0600 | [diff] [blame] | 918 | /* |
| 919 | * For P1022/1013 Rev1.0 silicon, after power on SATA host |
| 920 | * controller is configured in legacy mode instead of the |
| 921 | * expected enterprise mode. Software needs to clear bit[28] |
| 922 | * of HControl register to change to enterprise mode from |
| 923 | * legacy mode. We assume that the controller is offline. |
| 924 | */ |
| 925 | if (IS_SVR_REV(svr, 1, 0) && |
| 926 | ((SVR_SOC_VER(svr) == SVR_P1022) || |
York Sun | 8cb6548 | 2012-07-06 17:10:33 -0500 | [diff] [blame] | 927 | (SVR_SOC_VER(svr) == SVR_P1013))) { |
Timur Tabi | d7acf5c | 2011-11-21 17:10:23 -0600 | [diff] [blame] | 928 | fsl_sata_reg_t *reg; |
| 929 | |
| 930 | /* first SATA controller */ |
| 931 | reg = (void *)CONFIG_SYS_MPC85xx_SATA1_ADDR; |
| 932 | clrbits_le32(®->hcontrol, HCONTROL_ENTERPRISE_EN); |
| 933 | |
| 934 | /* second SATA controller */ |
| 935 | reg = (void *)CONFIG_SYS_MPC85xx_SATA2_ADDR; |
| 936 | clrbits_le32(®->hcontrol, HCONTROL_ENTERPRISE_EN); |
| 937 | } |
| 938 | #endif |
| 939 | |
Alexander Graf | cfb90e3 | 2014-04-30 19:21:12 +0200 | [diff] [blame] | 940 | init_used_tlb_cams(); |
Timur Tabi | d7acf5c | 2011-11-21 17:10:23 -0600 | [diff] [blame] | 941 | |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 942 | return 0; |
| 943 | } |
Kumar Gala | c24a905 | 2009-08-14 13:37:54 -0500 | [diff] [blame] | 944 | |
Kumar Gala | c24a905 | 2009-08-14 13:37:54 -0500 | [diff] [blame] | 945 | void arch_preboot_os(void) |
| 946 | { |
Kumar Gala | 9faa23a | 2009-09-11 15:28:41 -0500 | [diff] [blame] | 947 | u32 msr; |
| 948 | |
| 949 | /* |
| 950 | * We are changing interrupt offsets and are about to boot the OS so |
| 951 | * we need to make sure we disable all async interrupts. EE is already |
| 952 | * disabled by the time we get called. |
| 953 | */ |
| 954 | msr = mfmsr(); |
Prabhakar Kushwaha | 8f3e892 | 2012-04-29 23:56:30 +0000 | [diff] [blame] | 955 | msr &= ~(MSR_ME|MSR_CE); |
Kumar Gala | 9faa23a | 2009-09-11 15:28:41 -0500 | [diff] [blame] | 956 | mtmsr(msr); |
Kumar Gala | c24a905 | 2009-08-14 13:37:54 -0500 | [diff] [blame] | 957 | } |
Kumar Gala | eb453df | 2010-04-20 10:21:25 -0500 | [diff] [blame] | 958 | |
Ovidiu Panait | c14c0f9 | 2020-11-28 10:43:09 +0200 | [diff] [blame] | 959 | int cpu_secondary_init_r(void) |
Kumar Gala | 2ef216b | 2011-02-02 11:23:50 -0600 | [diff] [blame] | 960 | { |
Madalin Bucur | 9be4dea | 2020-04-29 12:16:38 +0300 | [diff] [blame] | 961 | #ifdef CONFIG_QE |
Zhao Qiang | b818ba2 | 2014-03-21 16:21:45 +0800 | [diff] [blame] | 962 | #ifdef CONFIG_U_QE |
| 963 | uint qe_base = CONFIG_SYS_IMMR + 0x00140000; /* QE immr base */ |
Madalin Bucur | 9be4dea | 2020-04-29 12:16:38 +0300 | [diff] [blame] | 964 | #else |
Kumar Gala | 2ef216b | 2011-02-02 11:23:50 -0600 | [diff] [blame] | 965 | uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */ |
Zhao Qiang | b818ba2 | 2014-03-21 16:21:45 +0800 | [diff] [blame] | 966 | #endif |
| 967 | |
Kumar Gala | 2ef216b | 2011-02-02 11:23:50 -0600 | [diff] [blame] | 968 | qe_init(qe_base); |
| 969 | qe_reset(); |
| 970 | #endif |
Ovidiu Panait | c14c0f9 | 2020-11-28 10:43:09 +0200 | [diff] [blame] | 971 | |
| 972 | return 0; |
Aneesh Bansal | c624909 | 2016-01-22 16:37:27 +0530 | [diff] [blame] | 973 | } |
| 974 | |
| 975 | #ifdef CONFIG_BOARD_LATE_INIT |
| 976 | int board_late_init(void) |
| 977 | { |
| 978 | #ifdef CONFIG_CHAIN_OF_TRUST |
| 979 | fsl_setenv_chain_of_trust(); |
| 980 | #endif |
| 981 | |
| 982 | return 0; |
Kumar Gala | 2ef216b | 2011-02-02 11:23:50 -0600 | [diff] [blame] | 983 | } |
Aneesh Bansal | c624909 | 2016-01-22 16:37:27 +0530 | [diff] [blame] | 984 | #endif |