blob: 5bfab70b7edbac0d9ca15d124fab619db91c0192 [file] [log] [blame]
wdenk9c53f402003-10-15 23:53:47 +00001/*
Kumar Gala8975d7a2010-12-30 12:09:53 -06002 * Copyright 2007-2011 Freescale Semiconductor, Inc.
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -05003 *
wdenk9c53f402003-10-15 23:53:47 +00004 * (C) Copyright 2003 Motorola Inc.
5 * Modified by Xianghua Xiao, X.Xiao@motorola.com
6 *
7 * (C) Copyright 2000
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020010 * SPDX-License-Identifier: GPL-2.0+
wdenk9c53f402003-10-15 23:53:47 +000011 */
12
13#include <common.h>
14#include <watchdog.h>
15#include <asm/processor.h>
16#include <ioports.h>
Kumar Galaeb453df2010-04-20 10:21:25 -050017#include <sata.h>
Kumar Gala2683c532011-04-13 08:37:44 -050018#include <fm_eth.h>
wdenk9c53f402003-10-15 23:53:47 +000019#include <asm/io.h>
Kumar Gala6b245b92010-05-05 22:35:27 -050020#include <asm/cache.h>
Kumar Gala9772ee72008-01-16 22:38:34 -060021#include <asm/mmu.h>
York Sunb1954252013-09-16 12:49:31 -070022#include <asm/fsl_errata.h>
Kumar Gala95fd2f62008-01-16 01:13:58 -060023#include <asm/fsl_law.h>
Kumar Galaeb453df2010-04-20 10:21:25 -050024#include <asm/fsl_serdes.h>
Liu Gang4cc85322012-03-08 00:33:17 +000025#include <asm/fsl_srio.h>
ramneek mehreshc65e8822013-08-05 16:00:16 +053026#include <fsl_usb.h>
York Sun53155532012-08-08 18:04:53 +000027#include <hwconfig.h>
Timur Tabid7acf5c2011-11-21 17:10:23 -060028#include <linux/compiler.h>
Kumar Gala36d6b3f2008-01-17 16:48:33 -060029#include "mp.h"
Timur Tabi275f4bb2011-11-22 09:21:25 -060030#ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND
Haiying Wangc0938d62011-02-07 16:14:15 -050031#include <nand.h>
32#include <errno.h>
33#endif
wdenk9c53f402003-10-15 23:53:47 +000034
Timur Tabid7acf5c2011-11-21 17:10:23 -060035#include "../../../../drivers/block/fsl_sata.h"
Zhao Qiangb818ba22014-03-21 16:21:45 +080036#ifdef CONFIG_U_QE
37#include "../../../../drivers/qe/qe.h"
38#endif
Timur Tabid7acf5c2011-11-21 17:10:23 -060039
Wolfgang Denk6405a152006-03-31 18:32:53 +020040DECLARE_GLOBAL_DATA_PTR;
41
Nikhil Badola006e83a2014-04-15 14:44:52 +053042#ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
43/*
44 * For deriving usb clock from 100MHz sysclk, reference divisor is set
45 * to a value of 5, which gives an intermediate value 20(100/5). The
46 * multiplication factor integer is set to 24, which when multiplied to
47 * above intermediate value provides clock for usb ip.
48 */
49void usb_single_source_clk_configure(struct ccsr_usb_phy *usb_phy)
50{
51 sys_info_t sysinfo;
52
53 get_sys_info(&sysinfo);
54 if (sysinfo.diff_sysclk == 1) {
55 clrbits_be32(&usb_phy->pllprg[1],
56 CONFIG_SYS_FSL_USB_PLLPRG2_MFI);
57 setbits_be32(&usb_phy->pllprg[1],
58 CONFIG_SYS_FSL_USB_PLLPRG2_REF_DIV_INTERNAL_CLK |
59 CONFIG_SYS_FSL_USB_PLLPRG2_MFI_INTERNAL_CLK |
60 CONFIG_SYS_FSL_USB_INTERNAL_SOC_CLK_EN);
61 }
62}
63#endif
64
Suresh Gupta086f0a72014-02-26 14:29:12 +053065#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
66void fsl_erratum_a006261_workaround(struct ccsr_usb_phy __iomem *usb_phy)
67{
68#ifdef CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE
69 u32 xcvrprg = in_be32(&usb_phy->port1.xcvrprg);
70
71 /* Increase Disconnect Threshold by 50mV */
72 xcvrprg &= ~CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_MASK |
73 INC_DCNT_THRESHOLD_50MV;
74 /* Enable programming of USB High speed Disconnect threshold */
75 xcvrprg |= CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_EN;
76 out_be32(&usb_phy->port1.xcvrprg, xcvrprg);
77
78 xcvrprg = in_be32(&usb_phy->port2.xcvrprg);
79 /* Increase Disconnect Threshold by 50mV */
80 xcvrprg &= ~CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_MASK |
81 INC_DCNT_THRESHOLD_50MV;
82 /* Enable programming of USB High speed Disconnect threshold */
83 xcvrprg |= CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_EN;
84 out_be32(&usb_phy->port2.xcvrprg, xcvrprg);
85#else
86
87 u32 temp = 0;
88 u32 status = in_be32(&usb_phy->status1);
89
90 u32 squelch_prog_rd_0_2 =
91 (status >> CONFIG_SYS_FSL_USB_SQUELCH_PROG_RD_0)
92 & CONFIG_SYS_FSL_USB_SQUELCH_PROG_MASK;
93
94 u32 squelch_prog_rd_3_5 =
95 (status >> CONFIG_SYS_FSL_USB_SQUELCH_PROG_RD_3)
96 & CONFIG_SYS_FSL_USB_SQUELCH_PROG_MASK;
97
98 setbits_be32(&usb_phy->config1,
99 CONFIG_SYS_FSL_USB_HS_DISCNCT_INC);
100 setbits_be32(&usb_phy->config2,
101 CONFIG_SYS_FSL_USB_RX_AUTO_CAL_RD_WR_SEL);
102
103 temp = squelch_prog_rd_0_2 << CONFIG_SYS_FSL_USB_SQUELCH_PROG_WR_0;
104 out_be32(&usb_phy->config2, in_be32(&usb_phy->config2) | temp);
105
106 temp = squelch_prog_rd_3_5 << CONFIG_SYS_FSL_USB_SQUELCH_PROG_WR_3;
107 out_be32(&usb_phy->config2, in_be32(&usb_phy->config2) | temp);
108#endif
109}
110#endif
111
112
Zhao Qiangb818ba22014-03-21 16:21:45 +0800113#if defined(CONFIG_QE) && !defined(CONFIG_U_QE)
Andy Flemingee0e9172007-08-14 00:14:25 -0500114extern qe_iop_conf_t qe_iop_conf_tab[];
115extern void qe_config_iopin(u8 port, u8 pin, int dir,
116 int open_drain, int assign);
117extern void qe_init(uint qe_base);
118extern void qe_reset(void);
119
120static void config_qe_ioports(void)
121{
122 u8 port, pin;
123 int dir, open_drain, assign;
124 int i;
125
126 for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
127 port = qe_iop_conf_tab[i].port;
128 pin = qe_iop_conf_tab[i].pin;
129 dir = qe_iop_conf_tab[i].dir;
130 open_drain = qe_iop_conf_tab[i].open_drain;
131 assign = qe_iop_conf_tab[i].assign;
132 qe_config_iopin(port, pin, dir, open_drain, assign);
133 }
134}
135#endif
Matthew McClintock148e26a2006-06-28 10:43:36 -0500136
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500137#ifdef CONFIG_CPM2
Kumar Galacd113a02007-11-28 00:36:33 -0600138void config_8560_ioports (volatile ccsr_cpm_t * cpm)
wdenk9c53f402003-10-15 23:53:47 +0000139{
140 int portnum;
141
142 for (portnum = 0; portnum < 4; portnum++) {
143 uint pmsk = 0,
144 ppar = 0,
145 psor = 0,
146 pdir = 0,
147 podr = 0,
148 pdat = 0;
149 iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
150 iop_conf_t *eiopc = iopc + 32;
151 uint msk = 1;
152
153 /*
154 * NOTE:
155 * index 0 refers to pin 31,
156 * index 31 refers to pin 0
157 */
158 while (iopc < eiopc) {
159 if (iopc->conf) {
160 pmsk |= msk;
161 if (iopc->ppar)
162 ppar |= msk;
163 if (iopc->psor)
164 psor |= msk;
165 if (iopc->pdir)
166 pdir |= msk;
167 if (iopc->podr)
168 podr |= msk;
169 if (iopc->pdat)
170 pdat |= msk;
171 }
172
173 msk <<= 1;
174 iopc++;
175 }
176
177 if (pmsk != 0) {
Kumar Galacd113a02007-11-28 00:36:33 -0600178 volatile ioport_t *iop = ioport_addr (cpm, portnum);
wdenk9c53f402003-10-15 23:53:47 +0000179 uint tpmsk = ~pmsk;
180
181 /*
182 * the (somewhat confused) paragraph at the
183 * bottom of page 35-5 warns that there might
184 * be "unknown behaviour" when programming
185 * PSORx and PDIRx, if PPARx = 1, so I
186 * decided this meant I had to disable the
187 * dedicated function first, and enable it
188 * last.
189 */
190 iop->ppar &= tpmsk;
191 iop->psor = (iop->psor & tpmsk) | psor;
192 iop->podr = (iop->podr & tpmsk) | podr;
193 iop->pdat = (iop->pdat & tpmsk) | pdat;
194 iop->pdir = (iop->pdir & tpmsk) | pdir;
195 iop->ppar |= ppar;
196 }
197 }
198}
199#endif
200
Kumar Gala76eef3e2009-03-19 03:40:08 -0500201#ifdef CONFIG_SYS_FSL_CPC
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530202#if defined(CONFIG_RAMBOOT_PBL) || defined(CONFIG_SYS_CPC_REINIT_F)
Tang Yuantianefd6da62014-07-04 17:39:26 +0800203void disable_cpc_sram(void)
Kumar Gala76eef3e2009-03-19 03:40:08 -0500204{
205 int i;
Kumar Gala76eef3e2009-03-19 03:40:08 -0500206
207 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
208
209 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
Shaohui Xie25a2b392011-03-16 10:10:32 +0800210 if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) {
211 /* find and disable LAW of SRAM */
212 struct law_entry law = find_law(CONFIG_SYS_INIT_L3_ADDR);
213
214 if (law.index == -1) {
215 printf("\nFatal error happened\n");
216 return;
217 }
218 disable_law(law.index);
219
220 clrbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_CDQ_SPEC_DIS);
221 out_be32(&cpc->cpccsr0, 0);
222 out_be32(&cpc->cpcsrcr0, 0);
223 }
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530224 }
225}
Shaohui Xie25a2b392011-03-16 10:10:32 +0800226#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500227
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530228#if defined(T1040_TDM_QUIRK_CCSR_BASE)
229#ifdef CONFIG_POST
230#error POST memory test cannot be enabled with TDM
231#endif
232static void enable_tdm_law(void)
233{
234 int ret;
235 char buffer[HWCONFIG_BUFFER_SIZE] = {0};
236 int tdm_hwconfig_enabled = 0;
237
238 /*
239 * Extract hwconfig from environment since environment
240 * is not setup properly yet. Search for tdm entry in
241 * hwconfig.
242 */
243 ret = getenv_f("hwconfig", buffer, sizeof(buffer));
244 if (ret > 0) {
245 tdm_hwconfig_enabled = hwconfig_f("tdm", buffer);
246 /* If tdm is defined in hwconfig, set law for tdm workaround */
247 if (tdm_hwconfig_enabled)
248 set_next_law(T1040_TDM_QUIRK_CCSR_BASE, LAW_SIZE_16M,
249 LAW_TRGT_IF_CCSR);
250 }
251}
252#endif
253
Tang Yuantianefd6da62014-07-04 17:39:26 +0800254void enable_cpc(void)
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530255{
256 int i;
Shaveta Leekhaa7b70972014-07-02 11:44:15 +0530257 int ret;
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530258 u32 size = 0;
Shaveta Leekhaa7b70972014-07-02 11:44:15 +0530259 u32 cpccfg0;
260 char buffer[HWCONFIG_BUFFER_SIZE];
261 char cpc_subarg[16];
262 bool have_hwconfig = false;
263 int cpc_args = 0;
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530264 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
265
Shaveta Leekhaa7b70972014-07-02 11:44:15 +0530266 /* Extract hwconfig from environment */
267 ret = getenv_f("hwconfig", buffer, sizeof(buffer));
268 if (ret > 0) {
269 /*
270 * If "en_cpc" is not defined in hwconfig then by default all
271 * cpcs are enable. If this config is defined then individual
272 * cpcs which have to be enabled should also be defined.
273 * e.g en_cpc:cpc1,cpc2;
274 */
275 if (hwconfig_f("en_cpc", buffer))
276 have_hwconfig = true;
277 }
278
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530279 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
Shaveta Leekhaa7b70972014-07-02 11:44:15 +0530280 if (have_hwconfig) {
281 sprintf(cpc_subarg, "cpc%u", i + 1);
282 cpc_args = hwconfig_sub_f("en_cpc", cpc_subarg, buffer);
283 if (cpc_args == 0)
284 continue;
285 }
286 cpccfg0 = in_be32(&cpc->cpccfg0);
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530287 size += CPC_CFG0_SZ_K(cpccfg0);
288
Kumar Gala9780b592011-01-13 01:54:01 -0600289#ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A002
290 setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_TAG_ECC_SCRUB_DIS);
291#endif
Kumar Gala887c0e12011-01-13 01:56:18 -0600292#ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A003
293 setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_DATA_ECC_SCRUB_DIS);
294#endif
Scott Wood3f4a5c42013-05-15 17:50:13 -0500295#ifdef CONFIG_SYS_FSL_ERRATUM_A006593
296 setbits_be32(&cpc->cpchdbcr0, 1 << (31 - 21));
297#endif
York Sunb1954252013-09-16 12:49:31 -0700298#ifdef CONFIG_SYS_FSL_ERRATUM_A006379
299 if (has_erratum_a006379()) {
300 setbits_be32(&cpc->cpchdbcr0,
301 CPC_HDBCR0_SPLRU_LEVEL_EN);
302 }
303#endif
Kumar Gala9780b592011-01-13 01:54:01 -0600304
Kumar Gala76eef3e2009-03-19 03:40:08 -0500305 out_be32(&cpc->cpccsr0, CPC_CSR0_CE | CPC_CSR0_PE);
306 /* Read back to sync write */
307 in_be32(&cpc->cpccsr0);
308
309 }
310
Shruti Kanetkar3adfb912013-08-15 11:25:37 -0500311 puts("Corenet Platform Cache: ");
312 print_size(size * 1024, " enabled\n");
Kumar Gala76eef3e2009-03-19 03:40:08 -0500313}
314
Kim Phillips402673f2012-10-29 13:34:38 +0000315static void invalidate_cpc(void)
Kumar Gala76eef3e2009-03-19 03:40:08 -0500316{
317 int i;
318 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
319
320 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
Shaohui Xie25a2b392011-03-16 10:10:32 +0800321 /* skip CPC when it used as all SRAM */
322 if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN)
323 continue;
Kumar Gala76eef3e2009-03-19 03:40:08 -0500324 /* Flash invalidate the CPC and clear all the locks */
325 out_be32(&cpc->cpccsr0, CPC_CSR0_FI | CPC_CSR0_LFC);
326 while (in_be32(&cpc->cpccsr0) & (CPC_CSR0_FI | CPC_CSR0_LFC))
327 ;
328 }
329}
330#else
331#define enable_cpc()
332#define invalidate_cpc()
Tang Yuantianefd6da62014-07-04 17:39:26 +0800333#define disable_cpc_sram()
Kumar Gala76eef3e2009-03-19 03:40:08 -0500334#endif /* CONFIG_SYS_FSL_CPC */
335
wdenk9c53f402003-10-15 23:53:47 +0000336/*
337 * Breathe some life into the CPU...
338 *
339 * Set up the memory map
340 * initialize a bunch of registers
341 */
342
Kumar Gala24f86a82009-09-17 01:52:37 -0500343#ifdef CONFIG_FSL_CORENET
344static void corenet_tb_init(void)
345{
346 volatile ccsr_rcpm_t *rcpm =
347 (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
348 volatile ccsr_pic_t *pic =
Kim Phillips2ecbfeb2010-08-09 18:39:57 -0500349 (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
Kumar Gala24f86a82009-09-17 01:52:37 -0500350 u32 whoami = in_be32(&pic->whoami);
351
352 /* Enable the timebase register for this core */
353 out_be32(&rcpm->ctbenrl, (1 << whoami));
354}
355#endif
356
York Sun7b083df2014-03-28 15:07:27 -0700357#ifdef CONFIG_SYS_FSL_ERRATUM_A007212
358void fsl_erratum_a007212_workaround(void)
359{
360 ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
361 u32 ddr_pll_ratio;
362 u32 __iomem *plldgdcr1 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c20);
363 u32 __iomem *plldadcr1 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c28);
364 u32 __iomem *dpdovrcr4 = (void *)(CONFIG_SYS_DCSRBAR + 0x21e80);
365#if (CONFIG_NUM_DDR_CONTROLLERS >= 2)
366 u32 __iomem *plldgdcr2 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c40);
367 u32 __iomem *plldadcr2 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c48);
368#if (CONFIG_NUM_DDR_CONTROLLERS >= 3)
369 u32 __iomem *plldgdcr3 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c60);
370 u32 __iomem *plldadcr3 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c68);
371#endif
372#endif
373 /*
374 * Even this workaround applies to selected version of SoCs, it is
375 * safe to apply to all versions, with the limitation of odd ratios.
376 * If RCW has disabled DDR PLL, we have to apply this workaround,
377 * otherwise DDR will not work.
378 */
379 ddr_pll_ratio = (in_be32(&gur->rcwsr[0]) >>
380 FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT) &
381 FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
382 /* check if RCW sets ratio to 0, required by this workaround */
383 if (ddr_pll_ratio != 0)
384 return;
385 ddr_pll_ratio = (in_be32(&gur->rcwsr[0]) >>
386 FSL_CORENET_RCWSR0_MEM_PLL_RAT_RESV_SHIFT) &
387 FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
388 /* check if reserved bits have the desired ratio */
389 if (ddr_pll_ratio == 0) {
390 printf("Error: Unknown DDR PLL ratio!\n");
391 return;
392 }
393 ddr_pll_ratio >>= 1;
394
395 setbits_be32(plldadcr1, 0x02000001);
396#if (CONFIG_NUM_DDR_CONTROLLERS >= 2)
397 setbits_be32(plldadcr2, 0x02000001);
398#if (CONFIG_NUM_DDR_CONTROLLERS >= 3)
399 setbits_be32(plldadcr3, 0x02000001);
400#endif
401#endif
402 setbits_be32(dpdovrcr4, 0xe0000000);
403 out_be32(plldgdcr1, 0x08000001 | (ddr_pll_ratio << 1));
404#if (CONFIG_NUM_DDR_CONTROLLERS >= 2)
405 out_be32(plldgdcr2, 0x08000001 | (ddr_pll_ratio << 1));
406#if (CONFIG_NUM_DDR_CONTROLLERS >= 3)
407 out_be32(plldgdcr3, 0x08000001 | (ddr_pll_ratio << 1));
408#endif
409#endif
410 udelay(100);
411 clrbits_be32(plldadcr1, 0x02000001);
412#if (CONFIG_NUM_DDR_CONTROLLERS >= 2)
413 clrbits_be32(plldadcr2, 0x02000001);
414#if (CONFIG_NUM_DDR_CONTROLLERS >= 3)
415 clrbits_be32(plldadcr3, 0x02000001);
416#endif
417#endif
418 clrbits_be32(dpdovrcr4, 0xe0000000);
419}
420#endif
421
York Sun695c0c32014-04-30 14:43:47 -0700422ulong cpu_init_f(void)
wdenk9c53f402003-10-15 23:53:47 +0000423{
York Sun695c0c32014-04-30 14:43:47 -0700424 ulong flag = 0;
wdenk9c53f402003-10-15 23:53:47 +0000425 extern void m8560_cpm_reset (void);
Stephen George5bbf29c2011-07-20 09:47:26 -0500426#ifdef CONFIG_SYS_DCSRBAR_PHYS
427 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
428#endif
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000429#if defined(CONFIG_SECURE_BOOT)
430 struct law_entry law;
431#endif
Peter Tyser30103c62008-11-11 10:17:10 -0600432#ifdef CONFIG_MPC8548
433 ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
434 uint svr = get_svr();
435
436 /*
437 * CPU2 errata workaround: A core hang possible while executing
438 * a msync instruction and a snoopable transaction from an I/O
439 * master tagged to make quick forward progress is present.
440 * Fixed in silicon rev 2.1.
441 */
442 if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
443 out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
444#endif
wdenk9c53f402003-10-15 23:53:47 +0000445
Kumar Gala9772ee72008-01-16 22:38:34 -0600446 disable_tlb(14);
447 disable_tlb(15);
448
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000449#if defined(CONFIG_SECURE_BOOT)
450 /* Disable the LAW created for NOR flash by the PBI commands */
451 law = find_law(CONFIG_SYS_PBI_FLASH_BASE);
452 if (law.index != -1)
453 disable_law(law.index);
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530454
455#if defined(CONFIG_SYS_CPC_REINIT_F)
456 disable_cpc_sram();
457#endif
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000458#endif
459
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500460#ifdef CONFIG_CPM2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200461 config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR);
wdenk9c53f402003-10-15 23:53:47 +0000462#endif
463
Becky Bruce0d4cee12010-06-17 11:37:20 -0500464 init_early_memctl_regs();
wdenk9c53f402003-10-15 23:53:47 +0000465
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500466#if defined(CONFIG_CPM2)
wdenk9c53f402003-10-15 23:53:47 +0000467 m8560_cpm_reset();
468#endif
Zhao Qiangb818ba22014-03-21 16:21:45 +0800469
470#if defined(CONFIG_QE) && !defined(CONFIG_U_QE)
Andy Flemingee0e9172007-08-14 00:14:25 -0500471 /* Config QE ioports */
472 config_qe_ioports();
473#endif
Zhao Qiangb818ba22014-03-21 16:21:45 +0800474
Peter Tysera9af1dc2009-06-30 17:15:47 -0500475#if defined(CONFIG_FSL_DMA)
476 dma_init();
477#endif
Kumar Gala24f86a82009-09-17 01:52:37 -0500478#ifdef CONFIG_FSL_CORENET
479 corenet_tb_init();
480#endif
Kumar Gala42f99182009-11-12 10:26:16 -0600481 init_used_tlb_cams();
Kumar Gala76eef3e2009-03-19 03:40:08 -0500482
483 /* Invalidate the CPC before DDR gets enabled */
484 invalidate_cpc();
Stephen George5bbf29c2011-07-20 09:47:26 -0500485
486 #ifdef CONFIG_SYS_DCSRBAR_PHYS
487 /* set DCSRCR so that DCSR space is 1G */
488 setbits_be32(&gur->dcsrcr, FSL_CORENET_DCSR_SZ_1G);
489 in_be32(&gur->dcsrcr);
490#endif
491
Tang Yuantiana7364af2014-04-17 15:33:46 +0800492#ifdef CONFIG_SYS_DCSRBAR_PHYS
493#ifdef CONFIG_DEEP_SLEEP
494 /* disable the console if boot from deep sleep */
495 if (in_be32(&gur->scrtsr[0]) & (1 << 3))
York Sun695c0c32014-04-30 14:43:47 -0700496 flag = GD_FLG_SILENT | GD_FLG_DISABLE_CONSOLE;
Tang Yuantiana7364af2014-04-17 15:33:46 +0800497#endif
498#endif
York Sun7b083df2014-03-28 15:07:27 -0700499#ifdef CONFIG_SYS_FSL_ERRATUM_A007212
500 fsl_erratum_a007212_workaround();
501#endif
502
York Sun695c0c32014-04-30 14:43:47 -0700503 return flag;
wdenk9c53f402003-10-15 23:53:47 +0000504}
505
Kumar Galaa38a9ce2010-12-15 03:50:47 -0600506/* Implement a dummy function for those platforms w/o SERDES */
507static void __fsl_serdes__init(void)
508{
509 return ;
510}
511__attribute__((weak, alias("__fsl_serdes__init"))) void fsl_serdes_init(void);
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500512
Prabhakar Kushwahacc3c5b62013-08-29 13:10:38 +0530513#if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
York Sunc3d87b12012-10-08 07:44:08 +0000514int enable_cluster_l2(void)
515{
516 int i = 0;
Shengzhou Liu26ed2d02014-04-25 16:31:22 +0800517 u32 cluster, svr = get_svr();
York Sunc3d87b12012-10-08 07:44:08 +0000518 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
519 struct ccsr_cluster_l2 __iomem *l2cache;
520
Shengzhou Liu26ed2d02014-04-25 16:31:22 +0800521 /* only the L2 of first cluster should be enabled as expected on T4080,
522 * but there is no EOC in the first cluster as HW sake, so return here
523 * to skip enabling L2 cache of the 2nd cluster.
524 */
525 if (SVR_SOC_VER(svr) == SVR_T4080)
526 return 0;
527
York Sunc3d87b12012-10-08 07:44:08 +0000528 cluster = in_be32(&gur->tp_cluster[i].lower);
529 if (cluster & TP_CLUSTER_EOC)
530 return 0;
531
532 /* The first cache has already been set up, so skip it */
533 i++;
534
535 /* Look through the remaining clusters, and set up their caches */
536 do {
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000537 int j, cluster_valid = 0;
538
York Sunc3d87b12012-10-08 07:44:08 +0000539 l2cache = (void __iomem *)(CONFIG_SYS_FSL_CLUSTER_1_L2 + i * 0x40000);
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000540
York Sunc3d87b12012-10-08 07:44:08 +0000541 cluster = in_be32(&gur->tp_cluster[i].lower);
542
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000543 /* check that at least one core/accel is enabled in cluster */
544 for (j = 0; j < 4; j++) {
545 u32 idx = (cluster >> (j*8)) & TP_CLUSTER_INIT_MASK;
546 u32 type = in_be32(&gur->tp_ityp[idx]);
York Sunc3d87b12012-10-08 07:44:08 +0000547
Shaveta Leekha6e125a22014-07-02 11:44:54 +0530548 if ((type & TP_ITYP_AV) &&
549 TP_ITYP_TYPE(type) == TP_ITYP_TYPE_PPC)
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000550 cluster_valid = 1;
551 }
552
553 if (cluster_valid) {
554 /* set stash ID to (cluster) * 2 + 32 + 1 */
555 clrsetbits_be32(&l2cache->l2csr1, 0xff, 32 + i * 2 + 1);
556
557 printf("enable l2 for cluster %d %p\n", i, l2cache);
York Sunc3d87b12012-10-08 07:44:08 +0000558
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000559 out_be32(&l2cache->l2csr0, L2CSR0_L2FI|L2CSR0_L2LFC);
560 while ((in_be32(&l2cache->l2csr0)
561 & (L2CSR0_L2FI|L2CSR0_L2LFC)) != 0)
562 ;
James Yang284ce502013-03-25 07:40:03 +0000563 out_be32(&l2cache->l2csr0, L2CSR0_L2E|L2CSR0_L2PE|L2CSR0_L2REP_MODE);
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000564 }
York Sunc3d87b12012-10-08 07:44:08 +0000565 i++;
566 } while (!(cluster & TP_CLUSTER_EOC));
567
568 return 0;
569}
570#endif
571
wdenk9c53f402003-10-15 23:53:47 +0000572/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500573 * Initialize L2 as cache.
wdenk9c53f402003-10-15 23:53:47 +0000574 */
Tang Yuantianefd6da62014-07-04 17:39:26 +0800575int l2cache_init(void)
wdenk9c53f402003-10-15 23:53:47 +0000576{
Timur Tabid7acf5c2011-11-21 17:10:23 -0600577 __maybe_unused u32 svr = get_svr();
York Sunc3d87b12012-10-08 07:44:08 +0000578#ifdef CONFIG_L2_CACHE
579 ccsr_l2cache_t *l2cache = (void __iomem *)CONFIG_SYS_MPC85xx_L2_ADDR;
Prabhakar Kushwahacc3c5b62013-08-29 13:10:38 +0530580#elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
York Sunc3d87b12012-10-08 07:44:08 +0000581 struct ccsr_cluster_l2 * l2cache = (void __iomem *)CONFIG_SYS_FSL_CLUSTER_1_L2;
Lan Chunhee0ef7322010-04-21 07:40:50 -0500582#endif
York Sunf066a042012-10-28 08:12:54 +0000583
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200584 puts ("L2: ");
585
wdenk9c53f402003-10-15 23:53:47 +0000586#if defined(CONFIG_L2_CACHE)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500587 volatile uint cache_ctl;
Timur Tabid7acf5c2011-11-21 17:10:23 -0600588 uint ver;
Kumar Gala20119972008-07-14 14:07:00 -0500589 u32 l2siz_field;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500590
Kumar Gala1f109fd2008-04-08 10:45:50 -0500591 ver = SVR_SOC_VER(svr);
wdenk9c53f402003-10-15 23:53:47 +0000592
593 asm("msync;isync");
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500594 cache_ctl = l2cache->l2ctl;
Mingkai Hu0255cd72009-09-11 14:19:10 +0800595
596#if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
597 if (cache_ctl & MPC85xx_L2CTL_L2E) {
598 /* Clear L2 SRAM memory-mapped base address */
599 out_be32(&l2cache->l2srbar0, 0x0);
600 out_be32(&l2cache->l2srbar1, 0x0);
601
602 /* set MBECCDIS=0, SBECCDIS=0 */
603 clrbits_be32(&l2cache->l2errdis,
604 (MPC85xx_L2ERRDIS_MBECC |
605 MPC85xx_L2ERRDIS_SBECC));
606
607 /* set L2E=0, L2SRAM=0 */
608 clrbits_be32(&l2cache->l2ctl,
609 (MPC85xx_L2CTL_L2E |
610 MPC85xx_L2CTL_L2SRAM_ENTIRE));
611 }
612#endif
613
Kumar Gala20119972008-07-14 14:07:00 -0500614 l2siz_field = (cache_ctl >> 28) & 0x3;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500615
Kumar Gala20119972008-07-14 14:07:00 -0500616 switch (l2siz_field) {
617 case 0x0:
618 printf(" unknown size (0x%08x)\n", cache_ctl);
619 return -1;
620 break;
621 case 0x1:
622 if (ver == SVR_8540 || ver == SVR_8560 ||
York Sun8cb65482012-07-06 17:10:33 -0500623 ver == SVR_8541 || ver == SVR_8555) {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500624 puts("128 KiB ");
625 /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 KiBibyte) */
Kumar Gala20119972008-07-14 14:07:00 -0500626 cache_ctl = 0xc4000000;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500627 } else {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500628 puts("256 KiB ");
Kumar Gala20119972008-07-14 14:07:00 -0500629 cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
630 }
631 break;
632 case 0x2:
633 if (ver == SVR_8540 || ver == SVR_8560 ||
York Sun8cb65482012-07-06 17:10:33 -0500634 ver == SVR_8541 || ver == SVR_8555) {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500635 puts("256 KiB ");
636 /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 KiBibyte) */
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500637 cache_ctl = 0xc8000000;
Kumar Gala20119972008-07-14 14:07:00 -0500638 } else {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500639 puts("512 KiB ");
Kumar Gala20119972008-07-14 14:07:00 -0500640 /* set L2E=1, L2I=1, & L2SRAM=0 */
641 cache_ctl = 0xc0000000;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500642 }
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500643 break;
Kumar Gala20119972008-07-14 14:07:00 -0500644 case 0x3:
Shruti Kanetkar81159362013-08-15 11:25:38 -0500645 puts("1024 KiB ");
Kumar Gala20119972008-07-14 14:07:00 -0500646 /* set L2E=1, L2I=1, & L2SRAM=0 */
647 cache_ctl = 0xc0000000;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500648 break;
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500649 }
650
Mingkai Hud2088e02009-08-18 15:37:15 +0800651 if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) {
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200652 puts("already enabled");
Haiying Wang05beab72010-12-01 10:35:30 -0500653#if defined(CONFIG_SYS_INIT_L2_ADDR) && defined(CONFIG_SYS_FLASH_BASE)
Kumar Gala1882fab2011-11-09 09:56:41 -0600654 u32 l2srbar = l2cache->l2srbar0;
Mingkai Hud2088e02009-08-18 15:37:15 +0800655 if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE
656 && l2srbar >= CONFIG_SYS_FLASH_BASE) {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200657 l2srbar = CONFIG_SYS_INIT_L2_ADDR;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500658 l2cache->l2srbar0 = l2srbar;
Scott Wood55f9f3a2012-10-29 19:00:41 -0500659 printf(", moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR);
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500660 }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200661#endif /* CONFIG_SYS_INIT_L2_ADDR */
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500662 puts("\n");
663 } else {
664 asm("msync;isync");
665 l2cache->l2ctl = cache_ctl; /* invalidate & enable */
666 asm("msync;isync");
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200667 puts("enabled\n");
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500668 }
Kumar Galae56f2c52009-03-19 09:16:10 -0500669#elif defined(CONFIG_BACKSIDE_L2_CACHE)
York Sun8cb65482012-07-06 17:10:33 -0500670 if (SVR_SOC_VER(svr) == SVR_P2040) {
Kumar Galae08c6d82011-07-21 00:20:21 -0500671 puts("N/A\n");
672 goto skip_l2;
673 }
674
Kumar Galae56f2c52009-03-19 09:16:10 -0500675 u32 l2cfg0 = mfspr(SPRN_L2CFG0);
676
677 /* invalidate the L2 cache */
Kumar Galab6a40902009-09-22 15:45:44 -0500678 mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC));
679 while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC))
Kumar Galae56f2c52009-03-19 09:16:10 -0500680 ;
681
Kumar Gala8d2817c2009-03-19 02:53:01 -0500682#ifdef CONFIG_SYS_CACHE_STASHING
683 /* set stash id to (coreID) * 2 + 32 + L2 (1) */
684 mtspr(SPRN_L2CSR1, (32 + 1));
685#endif
686
Kumar Galae56f2c52009-03-19 09:16:10 -0500687 /* enable the cache */
688 mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0);
689
Dave Liu17218192009-10-22 00:10:23 -0500690 if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) {
691 while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E))
692 ;
Shruti Kanetkar3adfb912013-08-15 11:25:37 -0500693 print_size((l2cfg0 & 0x3fff) * 64 * 1024, " enabled\n");
Dave Liu17218192009-10-22 00:10:23 -0500694 }
Kumar Galae08c6d82011-07-21 00:20:21 -0500695
696skip_l2:
Prabhakar Kushwahacc3c5b62013-08-29 13:10:38 +0530697#elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
York Sunc3d87b12012-10-08 07:44:08 +0000698 if (l2cache->l2csr0 & L2CSR0_L2E)
Shruti Kanetkar3adfb912013-08-15 11:25:37 -0500699 print_size((l2cache->l2cfg0 & 0x3fff) * 64 * 1024,
700 " enabled\n");
York Sunc3d87b12012-10-08 07:44:08 +0000701
702 enable_cluster_l2();
wdenk9c53f402003-10-15 23:53:47 +0000703#else
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200704 puts("disabled\n");
wdenk9c53f402003-10-15 23:53:47 +0000705#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500706
Tang Yuantianefd6da62014-07-04 17:39:26 +0800707 return 0;
708}
709
710/*
711 *
712 * The newer 8548, etc, parts have twice as much cache, but
713 * use the same bit-encoding as the older 8555, etc, parts.
714 *
715 */
716int cpu_init_r(void)
717{
718 __maybe_unused u32 svr = get_svr();
719#ifdef CONFIG_SYS_LBC_LCRR
720 fsl_lbc_t *lbc = (void __iomem *)LBC_BASE_ADDR;
721#endif
722#if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP)
723 extern int spin_table_compat;
724 const char *spin;
725#endif
726#ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571
727 ccsr_sec_t __iomem *sec = (void *)CONFIG_SYS_FSL_SEC_ADDR;
728#endif
729#if defined(CONFIG_SYS_P4080_ERRATUM_CPU22) || \
730 defined(CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011)
731 /*
732 * CPU22 and NMG_CPU_A011 share the same workaround.
733 * CPU22 applies to P4080 rev 1.0, 2.0, fixed in 3.0
734 * NMG_CPU_A011 applies to P4080 rev 1.0, 2.0, fixed in 3.0
735 * also applies to P3041 rev 1.0, 1.1, P2041 rev 1.0, 1.1, both
736 * fixed in 2.0. NMG_CPU_A011 is activated by default and can
737 * be disabled by hwconfig with syntax:
738 *
739 * fsl_cpu_a011:disable
740 */
741 extern int enable_cpu_a011_workaround;
742#ifdef CONFIG_SYS_P4080_ERRATUM_CPU22
743 enable_cpu_a011_workaround = (SVR_MAJ(svr) < 3);
744#else
745 char buffer[HWCONFIG_BUFFER_SIZE];
746 char *buf = NULL;
747 int n, res;
748
749 n = getenv_f("hwconfig", buffer, sizeof(buffer));
750 if (n > 0)
751 buf = buffer;
752
753 res = hwconfig_arg_cmp_f("fsl_cpu_a011", "disable", buf);
754 if (res > 0) {
755 enable_cpu_a011_workaround = 0;
756 } else {
757 if (n >= HWCONFIG_BUFFER_SIZE) {
758 printf("fsl_cpu_a011 was not found. hwconfig variable "
759 "may be too long\n");
760 }
761 enable_cpu_a011_workaround =
762 (SVR_SOC_VER(svr) == SVR_P4080 && SVR_MAJ(svr) < 3) ||
763 (SVR_SOC_VER(svr) != SVR_P4080 && SVR_MAJ(svr) < 2);
764 }
765#endif
766 if (enable_cpu_a011_workaround) {
767 flush_dcache();
768 mtspr(L1CSR2, (mfspr(L1CSR2) | L1CSR2_DCWS));
769 sync();
770 }
771#endif
772#ifdef CONFIG_SYS_FSL_ERRATUM_A005812
773 /*
774 * A-005812 workaround sets bit 32 of SPR 976 for SoCs running
775 * in write shadow mode. Checking DCWS before setting SPR 976.
776 */
777 if (mfspr(L1CSR2) & L1CSR2_DCWS)
778 mtspr(SPRN_HDBCR0, (mfspr(SPRN_HDBCR0) | 0x80000000));
779#endif
780
781#if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP)
782 spin = getenv("spin_table_compat");
783 if (spin && (*spin == 'n'))
784 spin_table_compat = 0;
785 else
786 spin_table_compat = 1;
787#endif
788
789 l2cache_init();
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530790#if defined(CONFIG_RAMBOOT_PBL)
791 disable_cpc_sram();
792#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500793 enable_cpc();
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530794#if defined(T1040_TDM_QUIRK_CCSR_BASE)
795 enable_tdm_law();
796#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500797
York Sun972cc402013-06-25 11:37:41 -0700798#ifndef CONFIG_SYS_FSL_NO_SERDES
Kumar Gala86853d42010-05-22 13:21:39 -0500799 /* needs to be in ram since code uses global static vars */
800 fsl_serdes_init();
York Sun972cc402013-06-25 11:37:41 -0700801#endif
Kumar Gala86853d42010-05-22 13:21:39 -0500802
Shengzhou Liu097be702013-08-15 09:31:47 +0800803#ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571
804#define MCFGR_AXIPIPE 0x000000f0
805 if (IS_SVR_REV(svr, 1, 0))
806 clrbits_be32(&sec->mcfgr, MCFGR_AXIPIPE);
807#endif
808
Shengzhou Liu95bd8e52013-01-23 19:56:23 +0000809#ifdef CONFIG_SYS_FSL_ERRATUM_A005871
810 if (IS_SVR_REV(svr, 1, 0)) {
811 int i;
812 __be32 *p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb004c;
813
814 for (i = 0; i < 12; i++) {
815 p += i + (i > 5 ? 11 : 0);
816 out_be32(p, 0x2);
817 }
818 p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb0108;
819 out_be32(p, 0x34);
820 }
821#endif
822
Kumar Gala8975d7a2010-12-30 12:09:53 -0600823#ifdef CONFIG_SYS_SRIO
824 srio_init();
Liu Gang27afb9c2013-05-07 16:30:46 +0800825#ifdef CONFIG_SRIO_PCIE_BOOT_MASTER
Liu Gangd7b17a92012-08-09 05:09:59 +0000826 char *s = getenv("bootmaster");
827 if (s) {
828 if (!strcmp(s, "SRIO1")) {
829 srio_boot_master(1);
830 srio_boot_master_release_slave(1);
831 }
832 if (!strcmp(s, "SRIO2")) {
833 srio_boot_master(2);
834 srio_boot_master_release_slave(2);
835 }
836 }
Liu Gang4cc85322012-03-08 00:33:17 +0000837#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600838#endif
839
Kumar Gala36d6b3f2008-01-17 16:48:33 -0600840#if defined(CONFIG_MP)
841 setup_mp();
842#endif
Lan Chunhee0ef7322010-04-21 07:40:50 -0500843
Zang Roy-R6191183659922012-09-18 09:50:08 +0000844#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC13
Roy Zangc65dc4d2011-01-07 00:24:27 -0600845 {
Zang Roy-R6191183659922012-09-18 09:50:08 +0000846 if (SVR_MAJ(svr) < 3) {
847 void *p;
848 p = (void *)CONFIG_SYS_DCSRBAR + 0x20520;
849 setbits_be32(p, 1 << (31 - 14));
850 }
Roy Zangc65dc4d2011-01-07 00:24:27 -0600851 }
852#endif
853
Lan Chunhee0ef7322010-04-21 07:40:50 -0500854#ifdef CONFIG_SYS_LBC_LCRR
855 /*
856 * Modify the CLKDIV field of LCRR register to improve the writing
857 * speed for NOR flash.
858 */
859 clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR);
860 __raw_readl(&lbc->lcrr);
861 isync();
Kumar Galaf3339d62011-10-03 08:37:57 -0500862#ifdef CONFIG_SYS_FSL_ERRATUM_NMG_LBC103
863 udelay(100);
864#endif
Lan Chunhee0ef7322010-04-21 07:40:50 -0500865#endif
866
Roy Zang6d6a0e12011-04-13 00:08:51 -0500867#ifdef CONFIG_SYS_FSL_USB1_PHY_ENABLE
868 {
ramneek mehreshc65e8822013-08-05 16:00:16 +0530869 struct ccsr_usb_phy __iomem *usb_phy1 =
Roy Zang6d6a0e12011-04-13 00:08:51 -0500870 (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR;
Suresh Gupta086f0a72014-02-26 14:29:12 +0530871#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
872 if (has_erratum_a006261())
873 fsl_erratum_a006261_workaround(usb_phy1);
874#endif
Roy Zang6d6a0e12011-04-13 00:08:51 -0500875 out_be32(&usb_phy1->usb_enable_override,
876 CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
877 }
878#endif
879#ifdef CONFIG_SYS_FSL_USB2_PHY_ENABLE
880 {
ramneek mehreshc65e8822013-08-05 16:00:16 +0530881 struct ccsr_usb_phy __iomem *usb_phy2 =
Roy Zang6d6a0e12011-04-13 00:08:51 -0500882 (void *)CONFIG_SYS_MPC85xx_USB2_PHY_ADDR;
Suresh Gupta086f0a72014-02-26 14:29:12 +0530883#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
884 if (has_erratum_a006261())
885 fsl_erratum_a006261_workaround(usb_phy2);
886#endif
Roy Zang6d6a0e12011-04-13 00:08:51 -0500887 out_be32(&usb_phy2->usb_enable_override,
888 CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
889 }
890#endif
891
Xuleicf4f4932013-03-11 17:56:34 +0000892#ifdef CONFIG_SYS_FSL_ERRATUM_USB14
893 /* On P204x/P304x/P50x0 Rev1.0, USB transmit will result internal
894 * multi-bit ECC errors which has impact on performance, so software
895 * should disable all ECC reporting from USB1 and USB2.
896 */
897 if (IS_SVR_REV(get_svr(), 1, 0)) {
898 struct dcsr_dcfg_regs *dcfg = (struct dcsr_dcfg_regs *)
899 (CONFIG_SYS_DCSRBAR + CONFIG_SYS_DCSR_DCFG_OFFSET);
900 setbits_be32(&dcfg->ecccr1,
901 (DCSR_DCFG_ECC_DISABLE_USB1 |
902 DCSR_DCFG_ECC_DISABLE_USB2));
903 }
904#endif
905
Roy Zang59a539a2013-03-25 07:39:33 +0000906#if defined(CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE)
ramneek mehreshc65e8822013-08-05 16:00:16 +0530907 struct ccsr_usb_phy __iomem *usb_phy =
Roy Zang59a539a2013-03-25 07:39:33 +0000908 (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR;
909 setbits_be32(&usb_phy->pllprg[1],
910 CONFIG_SYS_FSL_USB_PLLPRG2_PHY2_CLK_EN |
911 CONFIG_SYS_FSL_USB_PLLPRG2_PHY1_CLK_EN |
912 CONFIG_SYS_FSL_USB_PLLPRG2_MFI |
913 CONFIG_SYS_FSL_USB_PLLPRG2_PLL_EN);
Nikhil Badola006e83a2014-04-15 14:44:52 +0530914#ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
915 usb_single_source_clk_configure(usb_phy);
916#endif
Roy Zang59a539a2013-03-25 07:39:33 +0000917 setbits_be32(&usb_phy->port1.ctrl,
918 CONFIG_SYS_FSL_USB_CTRL_PHY_EN);
919 setbits_be32(&usb_phy->port1.drvvbuscfg,
920 CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN);
921 setbits_be32(&usb_phy->port1.pwrfltcfg,
922 CONFIG_SYS_FSL_USB_PWRFLT_CR_EN);
923 setbits_be32(&usb_phy->port2.ctrl,
924 CONFIG_SYS_FSL_USB_CTRL_PHY_EN);
925 setbits_be32(&usb_phy->port2.drvvbuscfg,
926 CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN);
927 setbits_be32(&usb_phy->port2.pwrfltcfg,
928 CONFIG_SYS_FSL_USB_PWRFLT_CR_EN);
Suresh Gupta086f0a72014-02-26 14:29:12 +0530929
930#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
931 if (has_erratum_a006261())
932 fsl_erratum_a006261_workaround(usb_phy);
Roy Zang59a539a2013-03-25 07:39:33 +0000933#endif
934
Suresh Gupta086f0a72014-02-26 14:29:12 +0530935#endif /* CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE */
936
Kumar Gala2683c532011-04-13 08:37:44 -0500937#ifdef CONFIG_FMAN_ENET
938 fman_enet_init();
939#endif
940
Timur Tabid7acf5c2011-11-21 17:10:23 -0600941#if defined(CONFIG_FSL_SATA_V2) && defined(CONFIG_FSL_SATA_ERRATUM_A001)
942 /*
943 * For P1022/1013 Rev1.0 silicon, after power on SATA host
944 * controller is configured in legacy mode instead of the
945 * expected enterprise mode. Software needs to clear bit[28]
946 * of HControl register to change to enterprise mode from
947 * legacy mode. We assume that the controller is offline.
948 */
949 if (IS_SVR_REV(svr, 1, 0) &&
950 ((SVR_SOC_VER(svr) == SVR_P1022) ||
York Sun8cb65482012-07-06 17:10:33 -0500951 (SVR_SOC_VER(svr) == SVR_P1013))) {
Timur Tabid7acf5c2011-11-21 17:10:23 -0600952 fsl_sata_reg_t *reg;
953
954 /* first SATA controller */
955 reg = (void *)CONFIG_SYS_MPC85xx_SATA1_ADDR;
956 clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
957
958 /* second SATA controller */
959 reg = (void *)CONFIG_SYS_MPC85xx_SATA2_ADDR;
960 clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
961 }
962#endif
963
Alexander Grafcfb90e32014-04-30 19:21:12 +0200964 init_used_tlb_cams();
Timur Tabid7acf5c2011-11-21 17:10:23 -0600965
wdenk9c53f402003-10-15 23:53:47 +0000966 return 0;
967}
Kumar Galac24a9052009-08-14 13:37:54 -0500968
Kumar Galac24a9052009-08-14 13:37:54 -0500969void arch_preboot_os(void)
970{
Kumar Gala9faa23a2009-09-11 15:28:41 -0500971 u32 msr;
972
973 /*
974 * We are changing interrupt offsets and are about to boot the OS so
975 * we need to make sure we disable all async interrupts. EE is already
976 * disabled by the time we get called.
977 */
978 msr = mfmsr();
Prabhakar Kushwaha8f3e8922012-04-29 23:56:30 +0000979 msr &= ~(MSR_ME|MSR_CE);
Kumar Gala9faa23a2009-09-11 15:28:41 -0500980 mtmsr(msr);
Kumar Galac24a9052009-08-14 13:37:54 -0500981}
Kumar Galaeb453df2010-04-20 10:21:25 -0500982
983#if defined(CONFIG_CMD_SATA) && defined(CONFIG_FSL_SATA)
984int sata_initialize(void)
985{
986 if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2))
987 return __sata_initialize();
988
989 return 1;
990}
991#endif
Kumar Gala2ef216b2011-02-02 11:23:50 -0600992
993void cpu_secondary_init_r(void)
994{
Zhao Qiangb818ba22014-03-21 16:21:45 +0800995#ifdef CONFIG_U_QE
996 uint qe_base = CONFIG_SYS_IMMR + 0x00140000; /* QE immr base */
997#elif defined CONFIG_QE
Kumar Gala2ef216b2011-02-02 11:23:50 -0600998 uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
Zhao Qiangb818ba22014-03-21 16:21:45 +0800999#endif
1000
1001#ifdef CONFIG_QE
Kumar Gala2ef216b2011-02-02 11:23:50 -06001002 qe_init(qe_base);
1003 qe_reset();
1004#endif
1005}