Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 1 | /* |
Madhukar Pappireddy | fc9b411 | 2019-12-23 14:49:52 -0600 | [diff] [blame] | 2 | * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved. |
Varun Wadekar | 6e6ce61 | 2018-06-20 13:43:43 -0700 | [diff] [blame] | 3 | * Copyright (c) 2020, NVIDIA Corporation. All rights reserved. |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 4 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 5 | * SPDX-License-Identifier: BSD-3-Clause |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 6 | */ |
| 7 | |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 8 | #include <assert.h> |
| 9 | #include <errno.h> |
| 10 | #include <stddef.h> |
| 11 | #include <string.h> |
| 12 | |
| 13 | #include <platform_def.h> |
| 14 | |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 15 | #include <arch.h> |
| 16 | #include <arch_helpers.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 17 | #include <bl31/bl31.h> |
| 18 | #include <common/bl_common.h> |
| 19 | #include <common/debug.h> |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 20 | #include <cortex_a53.h> |
Isla Mitchell | e363146 | 2017-07-14 10:46:32 +0100 | [diff] [blame] | 21 | #include <cortex_a57.h> |
Varun Wadekar | baf903e | 2015-09-22 15:00:06 +0530 | [diff] [blame] | 22 | #include <denver.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 23 | #include <drivers/console.h> |
| 24 | #include <lib/mmio.h> |
| 25 | #include <lib/utils.h> |
| 26 | #include <lib/utils_def.h> |
| 27 | #include <plat/common/platform.h> |
| 28 | |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 29 | #include <memctrl.h> |
Varun Wadekar | 4967c3d | 2017-07-21 13:34:16 -0700 | [diff] [blame] | 30 | #include <profiler.h> |
Varun Wadekar | 82b0b18 | 2019-09-26 08:26:41 -0700 | [diff] [blame] | 31 | #include <smmu.h> |
Varun Wadekar | 0dc9181 | 2015-12-30 15:06:41 -0800 | [diff] [blame] | 32 | #include <tegra_def.h> |
Harvey Hsieh | 9e083c7 | 2017-04-10 16:20:32 +0800 | [diff] [blame] | 33 | #include <tegra_platform.h> |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 34 | #include <tegra_private.h> |
| 35 | |
Arve Hjønnevåg | 8f53949 | 2018-02-21 17:36:44 -0800 | [diff] [blame] | 36 | /* length of Trusty's input parameters (in bytes) */ |
| 37 | #define TRUSTY_PARAMS_LEN_BYTES (4096*2) |
| 38 | |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 39 | /******************************************************************************* |
| 40 | * Declarations of linker defined symbols which will help us find the layout |
| 41 | * of trusted SRAM |
| 42 | ******************************************************************************/ |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 43 | IMPORT_SYM(uint64_t, __RW_START__, BL31_RW_START); |
Madhukar Pappireddy | fc9b411 | 2019-12-23 14:49:52 -0600 | [diff] [blame] | 44 | |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 45 | extern uint64_t tegra_bl31_phys_base; |
| 46 | |
Varun Wadekar | 52a1598 | 2015-06-05 12:57:27 +0530 | [diff] [blame] | 47 | static entry_point_info_t bl33_image_ep_info, bl32_image_ep_info; |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 48 | static plat_params_from_bl2_t plat_bl31_params_from_bl2 = { |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 49 | .tzdram_size = TZDRAM_SIZE |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 50 | }; |
Varun Wadekar | 1c4d5e4 | 2019-12-17 21:23:24 -0800 | [diff] [blame] | 51 | #ifdef SPD_trusty |
| 52 | static aapcs64_params_t bl32_args; |
| 53 | #endif |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 54 | |
| 55 | /******************************************************************************* |
| 56 | * This variable holds the non-secure image entry address |
| 57 | ******************************************************************************/ |
| 58 | extern uint64_t ns_image_entrypoint; |
| 59 | |
| 60 | /******************************************************************************* |
| 61 | * Return a pointer to the 'entry_point_info' structure of the next image for |
| 62 | * security state specified. BL33 corresponds to the non-secure image type |
| 63 | * while BL32 corresponds to the secure image type. |
| 64 | ******************************************************************************/ |
| 65 | entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) |
| 66 | { |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 67 | entry_point_info_t *ep = NULL; |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 68 | |
Varun Wadekar | 197a75f | 2016-06-06 10:46:28 -0700 | [diff] [blame] | 69 | /* return BL32 entry point info if it is valid */ |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 70 | if (type == NON_SECURE) { |
| 71 | ep = &bl33_image_ep_info; |
| 72 | } else if ((type == SECURE) && (bl32_image_ep_info.pc != 0U)) { |
| 73 | ep = &bl32_image_ep_info; |
| 74 | } |
Varun Wadekar | 52a1598 | 2015-06-05 12:57:27 +0530 | [diff] [blame] | 75 | |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 76 | return ep; |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 77 | } |
| 78 | |
| 79 | /******************************************************************************* |
| 80 | * Return a pointer to the 'plat_params_from_bl2_t' structure. The BL2 image |
| 81 | * passes this platform specific information. |
| 82 | ******************************************************************************/ |
| 83 | plat_params_from_bl2_t *bl31_get_plat_params(void) |
| 84 | { |
| 85 | return &plat_bl31_params_from_bl2; |
| 86 | } |
| 87 | |
| 88 | /******************************************************************************* |
| 89 | * Perform any BL31 specific platform actions. Populate the BL33 and BL32 image |
| 90 | * info. |
| 91 | ******************************************************************************/ |
Antonio Nino Diaz | 6bf7c6b | 2018-09-24 17:16:05 +0100 | [diff] [blame] | 92 | void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, |
| 93 | u_register_t arg2, u_register_t arg3) |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 94 | { |
Antonio Nino Diaz | 6bf7c6b | 2018-09-24 17:16:05 +0100 | [diff] [blame] | 95 | struct tegra_bl31_params *arg_from_bl2 = (struct tegra_bl31_params *) arg0; |
| 96 | plat_params_from_bl2_t *plat_params = (plat_params_from_bl2_t *)arg1; |
Varun Wadekar | 4967c3d | 2017-07-21 13:34:16 -0700 | [diff] [blame] | 97 | int32_t ret; |
Varun Wadekar | baf903e | 2015-09-22 15:00:06 +0530 | [diff] [blame] | 98 | |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 99 | /* |
Varun Wadekar | d22d4ad | 2016-05-23 11:41:07 -0700 | [diff] [blame] | 100 | * For RESET_TO_BL31 systems, BL31 is the first bootloader to run so |
| 101 | * there's no argument to relay from a previous bootloader. Platforms |
Varun Wadekar | 7cf57d7 | 2018-05-17 09:36:38 -0700 | [diff] [blame] | 102 | * might use custom ways to get arguments. |
Varun Wadekar | d22d4ad | 2016-05-23 11:41:07 -0700 | [diff] [blame] | 103 | */ |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 104 | if (arg_from_bl2 == NULL) { |
Antonio Nino Diaz | 6bf7c6b | 2018-09-24 17:16:05 +0100 | [diff] [blame] | 105 | arg_from_bl2 = plat_get_bl31_params(); |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 106 | } |
| 107 | if (plat_params == NULL) { |
Varun Wadekar | d22d4ad | 2016-05-23 11:41:07 -0700 | [diff] [blame] | 108 | plat_params = plat_get_bl31_plat_params(); |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 109 | } |
Varun Wadekar | d22d4ad | 2016-05-23 11:41:07 -0700 | [diff] [blame] | 110 | |
| 111 | /* |
Varun Wadekar | 52a1598 | 2015-06-05 12:57:27 +0530 | [diff] [blame] | 112 | * Copy BL3-3, BL3-2 entry point information. |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 113 | * They are stored in Secure RAM, in BL2's address space. |
| 114 | */ |
Anthony Zhou | 4408e88 | 2017-07-07 14:29:51 +0800 | [diff] [blame] | 115 | assert(arg_from_bl2 != NULL); |
| 116 | assert(arg_from_bl2->bl33_ep_info != NULL); |
Antonio Nino Diaz | 6bf7c6b | 2018-09-24 17:16:05 +0100 | [diff] [blame] | 117 | bl33_image_ep_info = *arg_from_bl2->bl33_ep_info; |
Varun Wadekar | baf903e | 2015-09-22 15:00:06 +0530 | [diff] [blame] | 118 | |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 119 | if (arg_from_bl2->bl32_ep_info != NULL) { |
Antonio Nino Diaz | 6bf7c6b | 2018-09-24 17:16:05 +0100 | [diff] [blame] | 120 | bl32_image_ep_info = *arg_from_bl2->bl32_ep_info; |
Varun Wadekar | 1c4d5e4 | 2019-12-17 21:23:24 -0800 | [diff] [blame] | 121 | #ifdef SPD_trusty |
| 122 | /* save BL32 boot parameters */ |
| 123 | memcpy(&bl32_args, &arg_from_bl2->bl32_ep_info->args, sizeof(bl32_args)); |
| 124 | #endif |
Arve Hjønnevåg | 8f53949 | 2018-02-21 17:36:44 -0800 | [diff] [blame] | 125 | } |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 126 | |
| 127 | /* |
Varun Wadekar | f07d6de | 2018-02-27 14:33:57 -0800 | [diff] [blame] | 128 | * Parse platform specific parameters |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 129 | */ |
Anthony Zhou | 4408e88 | 2017-07-07 14:29:51 +0800 | [diff] [blame] | 130 | assert(plat_params != NULL); |
Varun Wadekar | 6bb6246 | 2015-10-06 12:49:31 +0530 | [diff] [blame] | 131 | plat_bl31_params_from_bl2.tzdram_base = plat_params->tzdram_base; |
| 132 | plat_bl31_params_from_bl2.tzdram_size = plat_params->tzdram_size; |
Varun Wadekar | d2014c6 | 2015-10-29 10:37:28 +0530 | [diff] [blame] | 133 | plat_bl31_params_from_bl2.uart_id = plat_params->uart_id; |
Harvey Hsieh | fbdfce1 | 2016-11-23 19:13:08 +0800 | [diff] [blame] | 134 | plat_bl31_params_from_bl2.l2_ecc_parity_prot_dis = plat_params->l2_ecc_parity_prot_dis; |
Varun Wadekar | f07d6de | 2018-02-27 14:33:57 -0800 | [diff] [blame] | 135 | plat_bl31_params_from_bl2.sc7entry_fw_size = plat_params->sc7entry_fw_size; |
| 136 | plat_bl31_params_from_bl2.sc7entry_fw_base = plat_params->sc7entry_fw_base; |
Varun Wadekar | d2014c6 | 2015-10-29 10:37:28 +0530 | [diff] [blame] | 137 | |
| 138 | /* |
Varun Wadekar | 1ec441e | 2016-03-24 15:34:24 -0700 | [diff] [blame] | 139 | * It is very important that we run either from TZDRAM or TZSRAM base. |
| 140 | * Add an explicit check here. |
| 141 | */ |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 142 | if ((plat_bl31_params_from_bl2.tzdram_base != (uint64_t)BL31_BASE) && |
| 143 | (TEGRA_TZRAM_BASE != BL31_BASE)) { |
Varun Wadekar | 1ec441e | 2016-03-24 15:34:24 -0700 | [diff] [blame] | 144 | panic(); |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 145 | } |
Varun Wadekar | 1ec441e | 2016-03-24 15:34:24 -0700 | [diff] [blame] | 146 | |
| 147 | /* |
Varun Wadekar | 9d15f7e | 2019-08-21 14:01:31 -0700 | [diff] [blame] | 148 | * Enable console for the platform |
Harvey Hsieh | 9e083c7 | 2017-04-10 16:20:32 +0800 | [diff] [blame] | 149 | */ |
Varun Wadekar | 9d15f7e | 2019-08-21 14:01:31 -0700 | [diff] [blame] | 150 | plat_enable_console(plat_params->uart_id); |
Varun Wadekar | d2014c6 | 2015-10-29 10:37:28 +0530 | [diff] [blame] | 151 | |
Varun Wadekar | 5118b53 | 2016-06-04 22:08:50 -0700 | [diff] [blame] | 152 | /* |
Varun Wadekar | 4967c3d | 2017-07-21 13:34:16 -0700 | [diff] [blame] | 153 | * The previous bootloader passes the base address of the shared memory |
| 154 | * location to store the boot profiler logs. Sanity check the |
Andreas Färber | d829cd4 | 2019-06-17 00:06:43 +0200 | [diff] [blame] | 155 | * address and initialise the profiler library, if it looks ok. |
Varun Wadekar | 4967c3d | 2017-07-21 13:34:16 -0700 | [diff] [blame] | 156 | */ |
Varun Wadekar | 6e6ce61 | 2018-06-20 13:43:43 -0700 | [diff] [blame] | 157 | ret = bl31_check_ns_address(plat_params->boot_profiler_shmem_base, |
| 158 | PROFILER_SIZE_BYTES); |
| 159 | if (ret == (int32_t)0) { |
Varun Wadekar | 4967c3d | 2017-07-21 13:34:16 -0700 | [diff] [blame] | 160 | |
Varun Wadekar | 6e6ce61 | 2018-06-20 13:43:43 -0700 | [diff] [blame] | 161 | /* store the membase for the profiler lib */ |
| 162 | plat_bl31_params_from_bl2.boot_profiler_shmem_base = |
| 163 | plat_params->boot_profiler_shmem_base; |
Varun Wadekar | 4967c3d | 2017-07-21 13:34:16 -0700 | [diff] [blame] | 164 | |
Varun Wadekar | 6e6ce61 | 2018-06-20 13:43:43 -0700 | [diff] [blame] | 165 | /* initialise the profiler library */ |
| 166 | boot_profiler_init(plat_params->boot_profiler_shmem_base, |
| 167 | TEGRA_TMRUS_BASE); |
Varun Wadekar | 4967c3d | 2017-07-21 13:34:16 -0700 | [diff] [blame] | 168 | } |
| 169 | |
| 170 | /* |
| 171 | * Add timestamp for platform early setup entry. |
| 172 | */ |
| 173 | boot_profiler_add_record("[TF] early setup entry"); |
| 174 | |
| 175 | /* |
Steven Kao | 27e6431 | 2016-10-21 14:16:59 +0800 | [diff] [blame] | 176 | * Initialize delay timer |
| 177 | */ |
| 178 | tegra_delay_timer_init(); |
| 179 | |
Varun Wadekar | dbe67c7 | 2017-09-20 15:09:38 -0700 | [diff] [blame] | 180 | /* Early platform setup for Tegra SoCs */ |
| 181 | plat_early_platform_setup(); |
| 182 | |
Steven Kao | 27e6431 | 2016-10-21 14:16:59 +0800 | [diff] [blame] | 183 | /* |
Varun Wadekar | 4967c3d | 2017-07-21 13:34:16 -0700 | [diff] [blame] | 184 | * Add timestamp for platform early setup exit. |
| 185 | */ |
| 186 | boot_profiler_add_record("[TF] early setup exit"); |
| 187 | |
Sandrine Bailleux | fff61b6 | 2018-06-21 11:41:43 +0200 | [diff] [blame] | 188 | INFO("BL3-1: Boot CPU: %s Processor [%lx]\n", |
| 189 | (((read_midr() >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK) |
| 190 | == DENVER_IMPL) ? "Denver" : "ARM", read_mpidr()); |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 191 | } |
Arve Hjønnevåg | 8f53949 | 2018-02-21 17:36:44 -0800 | [diff] [blame] | 192 | |
| 193 | #ifdef SPD_trusty |
| 194 | void plat_trusty_set_boot_args(aapcs64_params_t *args) |
| 195 | { |
Varun Wadekar | 1c4d5e4 | 2019-12-17 21:23:24 -0800 | [diff] [blame] | 196 | /* |
| 197 | * arg0 = TZDRAM aperture available for BL32 |
| 198 | * arg1 = BL32 boot params |
| 199 | * arg2 = EKS Blob Length |
| 200 | * arg3 = Boot Profiler Carveout Base |
| 201 | */ |
| 202 | args->arg0 = bl32_args.arg0; |
| 203 | args->arg1 = bl32_args.arg2; |
Varun Wadekar | c209980 | 2018-12-28 13:50:20 -0800 | [diff] [blame] | 204 | |
| 205 | /* update EKS size */ |
Varun Wadekar | 1c4d5e4 | 2019-12-17 21:23:24 -0800 | [diff] [blame] | 206 | args->arg2 = bl32_args.arg4; |
Varun Wadekar | 7a1ba29 | 2019-01-02 16:30:01 -0800 | [diff] [blame] | 207 | |
| 208 | /* Profiler Carveout Base */ |
Varun Wadekar | 1c4d5e4 | 2019-12-17 21:23:24 -0800 | [diff] [blame] | 209 | args->arg3 = bl32_args.arg5; |
Arve Hjønnevåg | 8f53949 | 2018-02-21 17:36:44 -0800 | [diff] [blame] | 210 | } |
| 211 | #endif |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 212 | |
| 213 | /******************************************************************************* |
| 214 | * Initialize the gic, configure the SCR. |
| 215 | ******************************************************************************/ |
| 216 | void bl31_platform_setup(void) |
| 217 | { |
Varun Wadekar | 4967c3d | 2017-07-21 13:34:16 -0700 | [diff] [blame] | 218 | /* |
| 219 | * Add timestamp for platform setup entry. |
| 220 | */ |
| 221 | boot_profiler_add_record("[TF] plat setup entry"); |
| 222 | |
Varun Wadekar | b7b4575 | 2015-12-28 14:55:41 -0800 | [diff] [blame] | 223 | /* Initialize the gic cpu and distributor interfaces */ |
| 224 | plat_gic_setup(); |
| 225 | |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 226 | /* |
| 227 | * Setup secondary CPU POR infrastructure. |
| 228 | */ |
| 229 | plat_secondary_setup(); |
| 230 | |
| 231 | /* |
| 232 | * Initial Memory Controller configuration. |
| 233 | */ |
| 234 | tegra_memctrl_setup(); |
| 235 | |
| 236 | /* |
Dilan Lee | 1f66f3d | 2017-10-27 09:51:09 +0800 | [diff] [blame] | 237 | * Late setup handler to allow platforms to performs additional |
| 238 | * functionality. |
| 239 | * This handler gets called with MMU enabled. |
| 240 | */ |
| 241 | plat_late_platform_setup(); |
| 242 | |
| 243 | /* |
Varun Wadekar | 4967c3d | 2017-07-21 13:34:16 -0700 | [diff] [blame] | 244 | * Add timestamp for platform setup exit. |
| 245 | */ |
| 246 | boot_profiler_add_record("[TF] plat setup exit"); |
| 247 | |
Varun Wadekar | baf903e | 2015-09-22 15:00:06 +0530 | [diff] [blame] | 248 | INFO("BL3-1: Tegra platform setup complete\n"); |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 249 | } |
| 250 | |
| 251 | /******************************************************************************* |
Varun Wadekar | 1dcffa9 | 2016-01-08 17:48:42 -0800 | [diff] [blame] | 252 | * Perform any BL3-1 platform runtime setup prior to BL3-1 cold boot exit |
| 253 | ******************************************************************************/ |
| 254 | void bl31_plat_runtime_setup(void) |
| 255 | { |
Varun Wadekar | c92050b | 2017-03-29 14:57:29 -0700 | [diff] [blame] | 256 | /* |
Harvey Hsieh | 359be95 | 2017-08-21 15:01:53 +0800 | [diff] [blame] | 257 | * During cold boot, it is observed that the arbitration |
| 258 | * bit is set in the Memory controller leading to false |
| 259 | * error interrupts in the non-secure world. To avoid |
| 260 | * this, clean the interrupt status register before |
| 261 | * booting into the non-secure world |
| 262 | */ |
| 263 | tegra_memctrl_clear_pending_interrupts(); |
| 264 | |
| 265 | /* |
Varun Wadekar | c92050b | 2017-03-29 14:57:29 -0700 | [diff] [blame] | 266 | * During boot, USB3 and flash media (SDMMC/SATA) devices need |
| 267 | * access to IRAM. Because these clients connect to the MC and |
| 268 | * do not have a direct path to the IRAM, the MC implements AHB |
| 269 | * redirection during boot to allow path to IRAM. In this mode |
| 270 | * accesses to a programmed memory address aperture are directed |
| 271 | * to the AHB bus, allowing access to the IRAM. This mode must be |
| 272 | * disabled before we jump to the non-secure world. |
| 273 | */ |
| 274 | tegra_memctrl_disable_ahb_redirection(); |
Varun Wadekar | 4967c3d | 2017-07-21 13:34:16 -0700 | [diff] [blame] | 275 | |
Varun Wadekar | 82b0b18 | 2019-09-26 08:26:41 -0700 | [diff] [blame] | 276 | #if defined(TEGRA_SMMU0_BASE) |
| 277 | /* |
| 278 | * Verify the integrity of the previously configured SMMU(s) settings |
| 279 | */ |
| 280 | tegra_smmu_verify(); |
| 281 | #endif |
| 282 | |
Varun Wadekar | 4967c3d | 2017-07-21 13:34:16 -0700 | [diff] [blame] | 283 | /* |
| 284 | * Add final timestamp before exiting BL31. |
| 285 | */ |
| 286 | boot_profiler_add_record("[TF] bl31 exit"); |
| 287 | boot_profiler_deinit(); |
Varun Wadekar | 1dcffa9 | 2016-01-08 17:48:42 -0800 | [diff] [blame] | 288 | } |
| 289 | |
| 290 | /******************************************************************************* |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 291 | * Perform the very early platform specific architectural setup here. At the |
| 292 | * moment this only intializes the mmu in a quick and dirty way. |
| 293 | ******************************************************************************/ |
| 294 | void bl31_plat_arch_setup(void) |
| 295 | { |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 296 | uint64_t rw_start = BL31_RW_START; |
Kalyani Chidambaram | 425155a | 2018-12-19 11:06:14 -0800 | [diff] [blame] | 297 | uint64_t rw_size = BL_END - BL31_RW_START; |
| 298 | uint64_t rodata_start = BL_RO_DATA_BASE; |
| 299 | uint64_t rodata_size = BL_RO_DATA_END - BL_RO_DATA_BASE; |
| 300 | uint64_t code_base = BL_CODE_BASE; |
| 301 | uint64_t code_size = BL_CODE_END - BL_CODE_BASE; |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 302 | const mmap_region_t *plat_mmio_map = NULL; |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 303 | const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params(); |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 304 | |
Varun Wadekar | 4967c3d | 2017-07-21 13:34:16 -0700 | [diff] [blame] | 305 | /* |
| 306 | * Add timestamp for arch setup entry. |
| 307 | */ |
| 308 | boot_profiler_add_record("[TF] arch setup entry"); |
| 309 | |
Varun Wadekar | 922550a | 2018-01-23 14:38:51 -0800 | [diff] [blame] | 310 | /* add MMIO space */ |
| 311 | plat_mmio_map = plat_get_mmio_map(); |
| 312 | if (plat_mmio_map != NULL) { |
| 313 | mmap_add(plat_mmio_map); |
| 314 | } else { |
| 315 | WARN("MMIO map not available\n"); |
| 316 | } |
| 317 | |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 318 | /* add memory regions */ |
Varun Wadekar | 3fb854f | 2017-02-28 08:23:59 -0800 | [diff] [blame] | 319 | mmap_add_region(rw_start, rw_start, |
| 320 | rw_size, |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 321 | MT_MEMORY | MT_RW | MT_SECURE); |
Varun Wadekar | 3fb854f | 2017-02-28 08:23:59 -0800 | [diff] [blame] | 322 | mmap_add_region(rodata_start, rodata_start, |
| 323 | rodata_size, |
| 324 | MT_RO_DATA | MT_SECURE); |
| 325 | mmap_add_region(code_base, code_base, |
| 326 | code_size, |
| 327 | MT_CODE | MT_SECURE); |
Varun Wadekar | 207cc73 | 2015-07-08 12:57:50 +0530 | [diff] [blame] | 328 | |
Varun Wadekar | 922550a | 2018-01-23 14:38:51 -0800 | [diff] [blame] | 329 | /* map TZDRAM used by BL31 as coherent memory */ |
| 330 | if (TEGRA_TZRAM_BASE == tegra_bl31_phys_base) { |
| 331 | mmap_add_region(params_from_bl2->tzdram_base, |
| 332 | params_from_bl2->tzdram_base, |
| 333 | BL31_SIZE, |
| 334 | MT_DEVICE | MT_RW | MT_SECURE); |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 335 | } |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 336 | |
| 337 | /* set up translation tables */ |
| 338 | init_xlat_tables(); |
| 339 | |
| 340 | /* enable the MMU */ |
| 341 | enable_mmu_el3(0); |
Varun Wadekar | baf903e | 2015-09-22 15:00:06 +0530 | [diff] [blame] | 342 | |
Varun Wadekar | 4967c3d | 2017-07-21 13:34:16 -0700 | [diff] [blame] | 343 | /* |
| 344 | * Add timestamp for arch setup exit. |
| 345 | */ |
| 346 | boot_profiler_add_record("[TF] arch setup exit"); |
| 347 | |
Varun Wadekar | baf903e | 2015-09-22 15:00:06 +0530 | [diff] [blame] | 348 | INFO("BL3-1: Tegra: MMU enabled\n"); |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 349 | } |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 350 | |
| 351 | /******************************************************************************* |
| 352 | * Check if the given NS DRAM range is valid |
| 353 | ******************************************************************************/ |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 354 | int32_t bl31_check_ns_address(uint64_t base, uint64_t size_in_bytes) |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 355 | { |
Varun Wadekar | c74343c | 2017-07-20 09:43:28 -0700 | [diff] [blame] | 356 | uint64_t end = base + size_in_bytes - U(1); |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 357 | |
| 358 | /* |
Varun Wadekar | 11f5db5 | 2020-06-02 21:16:00 -0700 | [diff] [blame] | 359 | * Sanity check the input values |
| 360 | */ |
| 361 | if ((base == 0U) || (size_in_bytes == 0U)) { |
| 362 | ERROR("NS address 0x%llx (%lld bytes) is invalid\n", |
| 363 | base, size_in_bytes); |
| 364 | return -EINVAL; |
| 365 | } |
| 366 | |
| 367 | /* |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 368 | * Check if the NS DRAM address is valid |
| 369 | */ |
Varun Wadekar | c74343c | 2017-07-20 09:43:28 -0700 | [diff] [blame] | 370 | if ((base < TEGRA_DRAM_BASE) || (base >= TEGRA_DRAM_END) || |
| 371 | (end > TEGRA_DRAM_END)) { |
| 372 | |
Andreas Färber | 90bbade | 2019-06-16 23:32:20 +0200 | [diff] [blame] | 373 | ERROR("NS address 0x%llx is out-of-bounds!\n", base); |
Varun Wadekar | 11f5db5 | 2020-06-02 21:16:00 -0700 | [diff] [blame] | 374 | return -EFAULT; |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 375 | } |
| 376 | |
| 377 | /* |
| 378 | * TZDRAM aperture contains the BL31 and BL32 images, so we need |
| 379 | * to check if the NS DRAM range overlaps the TZDRAM aperture. |
| 380 | */ |
Varun Wadekar | c74343c | 2017-07-20 09:43:28 -0700 | [diff] [blame] | 381 | if ((base < (uint64_t)TZDRAM_END) && (end > tegra_bl31_phys_base)) { |
Andreas Färber | 90bbade | 2019-06-16 23:32:20 +0200 | [diff] [blame] | 382 | ERROR("NS address 0x%llx overlaps TZDRAM!\n", base); |
Varun Wadekar | 11f5db5 | 2020-06-02 21:16:00 -0700 | [diff] [blame] | 383 | return -ENOTSUP; |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 384 | } |
| 385 | |
| 386 | /* valid NS address */ |
Varun Wadekar | 11f5db5 | 2020-06-02 21:16:00 -0700 | [diff] [blame] | 387 | return 0; |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 388 | } |