blob: 46686c368c32e7f02dcb4cd9b510090fabc0138b [file] [log] [blame]
Varun Wadekarb316e242015-05-19 16:48:04 +05301/*
Madhukar Pappireddyfc9b4112019-12-23 14:49:52 -06002 * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
Varun Wadekar6e6ce612018-06-20 13:43:43 -07003 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
Varun Wadekarb316e242015-05-19 16:48:04 +05304 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekarb316e242015-05-19 16:48:04 +05306 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
9#include <errno.h>
10#include <stddef.h>
11#include <string.h>
12
13#include <platform_def.h>
14
Varun Wadekarb316e242015-05-19 16:48:04 +053015#include <arch.h>
16#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <bl31/bl31.h>
18#include <common/bl_common.h>
19#include <common/debug.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053020#include <cortex_a53.h>
Isla Mitchelle3631462017-07-14 10:46:32 +010021#include <cortex_a57.h>
Varun Wadekarbaf903e2015-09-22 15:00:06 +053022#include <denver.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000023#include <drivers/console.h>
24#include <lib/mmio.h>
25#include <lib/utils.h>
26#include <lib/utils_def.h>
27#include <plat/common/platform.h>
28
Varun Wadekarb316e242015-05-19 16:48:04 +053029#include <memctrl.h>
Varun Wadekar4967c3d2017-07-21 13:34:16 -070030#include <profiler.h>
Varun Wadekar0dc91812015-12-30 15:06:41 -080031#include <tegra_def.h>
Harvey Hsieh9e083c72017-04-10 16:20:32 +080032#include <tegra_platform.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053033#include <tegra_private.h>
34
Arve Hjønnevåg8f539492018-02-21 17:36:44 -080035/* length of Trusty's input parameters (in bytes) */
36#define TRUSTY_PARAMS_LEN_BYTES (4096*2)
37
Varun Wadekarb316e242015-05-19 16:48:04 +053038/*******************************************************************************
39 * Declarations of linker defined symbols which will help us find the layout
40 * of trusted SRAM
41 ******************************************************************************/
Joel Hutton5cc3bc82018-03-21 11:40:57 +000042
Varun Wadekarfda095f2019-01-02 10:48:18 -080043IMPORT_SYM(uint64_t, __RW_START__, BL31_RW_START);
Madhukar Pappireddyfc9b4112019-12-23 14:49:52 -060044
45static const uint64_t BL31_RW_END = BL_END;
46static const uint64_t BL31_RODATA_BASE = BL_RO_DATA_BASE;
47static const uint64_t BL31_RODATA_END = BL_RO_DATA_END;
48static const uint64_t TEXT_START = BL_CODE_BASE;
49static const uint64_t TEXT_END = BL_CODE_END;
Varun Wadekarb316e242015-05-19 16:48:04 +053050
Varun Wadekarb316e242015-05-19 16:48:04 +053051extern uint64_t tegra_bl31_phys_base;
52
Varun Wadekar52a15982015-06-05 12:57:27 +053053static entry_point_info_t bl33_image_ep_info, bl32_image_ep_info;
Varun Wadekarb316e242015-05-19 16:48:04 +053054static plat_params_from_bl2_t plat_bl31_params_from_bl2 = {
Varun Wadekarfda095f2019-01-02 10:48:18 -080055 .tzdram_size = TZDRAM_SIZE
Varun Wadekarb316e242015-05-19 16:48:04 +053056};
Varun Wadekar1c4d5e42019-12-17 21:23:24 -080057#ifdef SPD_trusty
58static aapcs64_params_t bl32_args;
59#endif
Varun Wadekarb316e242015-05-19 16:48:04 +053060
61/*******************************************************************************
62 * This variable holds the non-secure image entry address
63 ******************************************************************************/
64extern uint64_t ns_image_entrypoint;
65
66/*******************************************************************************
67 * Return a pointer to the 'entry_point_info' structure of the next image for
68 * security state specified. BL33 corresponds to the non-secure image type
69 * while BL32 corresponds to the secure image type.
70 ******************************************************************************/
71entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
72{
Varun Wadekarfda095f2019-01-02 10:48:18 -080073 entry_point_info_t *ep = NULL;
Varun Wadekarb316e242015-05-19 16:48:04 +053074
Varun Wadekar197a75f2016-06-06 10:46:28 -070075 /* return BL32 entry point info if it is valid */
Varun Wadekarfda095f2019-01-02 10:48:18 -080076 if (type == NON_SECURE) {
77 ep = &bl33_image_ep_info;
78 } else if ((type == SECURE) && (bl32_image_ep_info.pc != 0U)) {
79 ep = &bl32_image_ep_info;
80 }
Varun Wadekar52a15982015-06-05 12:57:27 +053081
Varun Wadekarfda095f2019-01-02 10:48:18 -080082 return ep;
Varun Wadekarb316e242015-05-19 16:48:04 +053083}
84
85/*******************************************************************************
86 * Return a pointer to the 'plat_params_from_bl2_t' structure. The BL2 image
87 * passes this platform specific information.
88 ******************************************************************************/
89plat_params_from_bl2_t *bl31_get_plat_params(void)
90{
91 return &plat_bl31_params_from_bl2;
92}
93
94/*******************************************************************************
95 * Perform any BL31 specific platform actions. Populate the BL33 and BL32 image
96 * info.
97 ******************************************************************************/
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +010098void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
99 u_register_t arg2, u_register_t arg3)
Varun Wadekarb316e242015-05-19 16:48:04 +0530100{
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100101 struct tegra_bl31_params *arg_from_bl2 = (struct tegra_bl31_params *) arg0;
102 plat_params_from_bl2_t *plat_params = (plat_params_from_bl2_t *)arg1;
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700103 int32_t ret;
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530104
Varun Wadekarb316e242015-05-19 16:48:04 +0530105 /*
Varun Wadekard22d4ad2016-05-23 11:41:07 -0700106 * For RESET_TO_BL31 systems, BL31 is the first bootloader to run so
107 * there's no argument to relay from a previous bootloader. Platforms
Varun Wadekar7cf57d72018-05-17 09:36:38 -0700108 * might use custom ways to get arguments.
Varun Wadekard22d4ad2016-05-23 11:41:07 -0700109 */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800110 if (arg_from_bl2 == NULL) {
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100111 arg_from_bl2 = plat_get_bl31_params();
Varun Wadekarfda095f2019-01-02 10:48:18 -0800112 }
113 if (plat_params == NULL) {
Varun Wadekard22d4ad2016-05-23 11:41:07 -0700114 plat_params = plat_get_bl31_plat_params();
Varun Wadekarfda095f2019-01-02 10:48:18 -0800115 }
Varun Wadekard22d4ad2016-05-23 11:41:07 -0700116
117 /*
Varun Wadekar52a15982015-06-05 12:57:27 +0530118 * Copy BL3-3, BL3-2 entry point information.
Varun Wadekarb316e242015-05-19 16:48:04 +0530119 * They are stored in Secure RAM, in BL2's address space.
120 */
Anthony Zhou4408e882017-07-07 14:29:51 +0800121 assert(arg_from_bl2 != NULL);
122 assert(arg_from_bl2->bl33_ep_info != NULL);
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100123 bl33_image_ep_info = *arg_from_bl2->bl33_ep_info;
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530124
Varun Wadekarfda095f2019-01-02 10:48:18 -0800125 if (arg_from_bl2->bl32_ep_info != NULL) {
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100126 bl32_image_ep_info = *arg_from_bl2->bl32_ep_info;
Varun Wadekar1c4d5e42019-12-17 21:23:24 -0800127#ifdef SPD_trusty
128 /* save BL32 boot parameters */
129 memcpy(&bl32_args, &arg_from_bl2->bl32_ep_info->args, sizeof(bl32_args));
130#endif
Arve Hjønnevåg8f539492018-02-21 17:36:44 -0800131 }
Varun Wadekarb316e242015-05-19 16:48:04 +0530132
133 /*
Varun Wadekarf07d6de2018-02-27 14:33:57 -0800134 * Parse platform specific parameters
Varun Wadekarb316e242015-05-19 16:48:04 +0530135 */
Anthony Zhou4408e882017-07-07 14:29:51 +0800136 assert(plat_params != NULL);
Varun Wadekar6bb62462015-10-06 12:49:31 +0530137 plat_bl31_params_from_bl2.tzdram_base = plat_params->tzdram_base;
138 plat_bl31_params_from_bl2.tzdram_size = plat_params->tzdram_size;
Varun Wadekard2014c62015-10-29 10:37:28 +0530139 plat_bl31_params_from_bl2.uart_id = plat_params->uart_id;
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800140 plat_bl31_params_from_bl2.l2_ecc_parity_prot_dis = plat_params->l2_ecc_parity_prot_dis;
Varun Wadekarf07d6de2018-02-27 14:33:57 -0800141 plat_bl31_params_from_bl2.sc7entry_fw_size = plat_params->sc7entry_fw_size;
142 plat_bl31_params_from_bl2.sc7entry_fw_base = plat_params->sc7entry_fw_base;
Varun Wadekard2014c62015-10-29 10:37:28 +0530143
144 /*
Varun Wadekar1ec441e2016-03-24 15:34:24 -0700145 * It is very important that we run either from TZDRAM or TZSRAM base.
146 * Add an explicit check here.
147 */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800148 if ((plat_bl31_params_from_bl2.tzdram_base != (uint64_t)BL31_BASE) &&
149 (TEGRA_TZRAM_BASE != BL31_BASE)) {
Varun Wadekar1ec441e2016-03-24 15:34:24 -0700150 panic();
Varun Wadekarfda095f2019-01-02 10:48:18 -0800151 }
Varun Wadekar1ec441e2016-03-24 15:34:24 -0700152
153 /*
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700154 * Enable console for the platform
Harvey Hsieh9e083c72017-04-10 16:20:32 +0800155 */
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700156 plat_enable_console(plat_params->uart_id);
Varun Wadekard2014c62015-10-29 10:37:28 +0530157
Varun Wadekar5118b532016-06-04 22:08:50 -0700158 /*
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700159 * The previous bootloader passes the base address of the shared memory
160 * location to store the boot profiler logs. Sanity check the
Andreas Färberd829cd42019-06-17 00:06:43 +0200161 * address and initialise the profiler library, if it looks ok.
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700162 */
Varun Wadekar6e6ce612018-06-20 13:43:43 -0700163 ret = bl31_check_ns_address(plat_params->boot_profiler_shmem_base,
164 PROFILER_SIZE_BYTES);
165 if (ret == (int32_t)0) {
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700166
Varun Wadekar6e6ce612018-06-20 13:43:43 -0700167 /* store the membase for the profiler lib */
168 plat_bl31_params_from_bl2.boot_profiler_shmem_base =
169 plat_params->boot_profiler_shmem_base;
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700170
Varun Wadekar6e6ce612018-06-20 13:43:43 -0700171 /* initialise the profiler library */
172 boot_profiler_init(plat_params->boot_profiler_shmem_base,
173 TEGRA_TMRUS_BASE);
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700174 }
175
176 /*
177 * Add timestamp for platform early setup entry.
178 */
179 boot_profiler_add_record("[TF] early setup entry");
180
181 /*
Steven Kao27e64312016-10-21 14:16:59 +0800182 * Initialize delay timer
183 */
184 tegra_delay_timer_init();
185
Varun Wadekardbe67c72017-09-20 15:09:38 -0700186 /* Early platform setup for Tegra SoCs */
187 plat_early_platform_setup();
188
Steven Kao27e64312016-10-21 14:16:59 +0800189 /*
Varun Wadekar5118b532016-06-04 22:08:50 -0700190 * Do initial security configuration to allow DRAM/device access.
191 */
192 tegra_memctrl_tzdram_setup(plat_bl31_params_from_bl2.tzdram_base,
Varun Wadekarfda095f2019-01-02 10:48:18 -0800193 (uint32_t)plat_bl31_params_from_bl2.tzdram_size);
Varun Wadekar5118b532016-06-04 22:08:50 -0700194
Varun Wadekar0ed62702018-06-20 14:30:59 -0700195#if RELOCATE_BL32_IMAGE
Varun Wadekarb41a4142016-05-23 15:56:14 -0700196 /*
197 * The previous bootloader might not have placed the BL32 image
Varun Wadekar0ed62702018-06-20 14:30:59 -0700198 * inside the TZDRAM. Platform handler to allow relocation of BL32
199 * image to TZDRAM memory. This behavior might change per platform.
Varun Wadekarb41a4142016-05-23 15:56:14 -0700200 */
Varun Wadekar0ed62702018-06-20 14:30:59 -0700201 plat_relocate_bl32_image(arg_from_bl2->bl32_image_info);
202#endif
Varun Wadekarb41a4142016-05-23 15:56:14 -0700203
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700204 /*
205 * Add timestamp for platform early setup exit.
206 */
207 boot_profiler_add_record("[TF] early setup exit");
208
Sandrine Bailleuxfff61b62018-06-21 11:41:43 +0200209 INFO("BL3-1: Boot CPU: %s Processor [%lx]\n",
210 (((read_midr() >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK)
211 == DENVER_IMPL) ? "Denver" : "ARM", read_mpidr());
Varun Wadekarb316e242015-05-19 16:48:04 +0530212}
Arve Hjønnevåg8f539492018-02-21 17:36:44 -0800213
214#ifdef SPD_trusty
215void plat_trusty_set_boot_args(aapcs64_params_t *args)
216{
Varun Wadekar1c4d5e42019-12-17 21:23:24 -0800217 /*
218 * arg0 = TZDRAM aperture available for BL32
219 * arg1 = BL32 boot params
220 * arg2 = EKS Blob Length
221 * arg3 = Boot Profiler Carveout Base
222 */
223 args->arg0 = bl32_args.arg0;
224 args->arg1 = bl32_args.arg2;
Varun Wadekarc2099802018-12-28 13:50:20 -0800225
226 /* update EKS size */
Varun Wadekar1c4d5e42019-12-17 21:23:24 -0800227 args->arg2 = bl32_args.arg4;
Varun Wadekar7a1ba292019-01-02 16:30:01 -0800228
229 /* Profiler Carveout Base */
Varun Wadekar1c4d5e42019-12-17 21:23:24 -0800230 args->arg3 = bl32_args.arg5;
Arve Hjønnevåg8f539492018-02-21 17:36:44 -0800231}
232#endif
Varun Wadekarb316e242015-05-19 16:48:04 +0530233
234/*******************************************************************************
235 * Initialize the gic, configure the SCR.
236 ******************************************************************************/
237void bl31_platform_setup(void)
238{
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700239 /*
240 * Add timestamp for platform setup entry.
241 */
242 boot_profiler_add_record("[TF] plat setup entry");
243
Varun Wadekarb7b45752015-12-28 14:55:41 -0800244 /* Initialize the gic cpu and distributor interfaces */
245 plat_gic_setup();
246
Varun Wadekarb316e242015-05-19 16:48:04 +0530247 /*
248 * Setup secondary CPU POR infrastructure.
249 */
250 plat_secondary_setup();
251
252 /*
253 * Initial Memory Controller configuration.
254 */
255 tegra_memctrl_setup();
256
257 /*
Varun Wadekar0dc91812015-12-30 15:06:41 -0800258 * Set up the TZRAM memory aperture to allow only secure world
259 * access
260 */
261 tegra_memctrl_tzram_setup(TEGRA_TZRAM_BASE, TEGRA_TZRAM_SIZE);
262
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700263 /*
Dilan Lee1f66f3d2017-10-27 09:51:09 +0800264 * Late setup handler to allow platforms to performs additional
265 * functionality.
266 * This handler gets called with MMU enabled.
267 */
268 plat_late_platform_setup();
269
270 /*
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700271 * Add timestamp for platform setup exit.
272 */
273 boot_profiler_add_record("[TF] plat setup exit");
274
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530275 INFO("BL3-1: Tegra platform setup complete\n");
Varun Wadekarb316e242015-05-19 16:48:04 +0530276}
277
278/*******************************************************************************
Varun Wadekar1dcffa92016-01-08 17:48:42 -0800279 * Perform any BL3-1 platform runtime setup prior to BL3-1 cold boot exit
280 ******************************************************************************/
281void bl31_plat_runtime_setup(void)
282{
Varun Wadekarc92050b2017-03-29 14:57:29 -0700283 /*
Harvey Hsieh359be952017-08-21 15:01:53 +0800284 * During cold boot, it is observed that the arbitration
285 * bit is set in the Memory controller leading to false
286 * error interrupts in the non-secure world. To avoid
287 * this, clean the interrupt status register before
288 * booting into the non-secure world
289 */
290 tegra_memctrl_clear_pending_interrupts();
291
292 /*
Varun Wadekarc92050b2017-03-29 14:57:29 -0700293 * During boot, USB3 and flash media (SDMMC/SATA) devices need
294 * access to IRAM. Because these clients connect to the MC and
295 * do not have a direct path to the IRAM, the MC implements AHB
296 * redirection during boot to allow path to IRAM. In this mode
297 * accesses to a programmed memory address aperture are directed
298 * to the AHB bus, allowing access to the IRAM. This mode must be
299 * disabled before we jump to the non-secure world.
300 */
301 tegra_memctrl_disable_ahb_redirection();
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700302
303 /*
304 * Add final timestamp before exiting BL31.
305 */
306 boot_profiler_add_record("[TF] bl31 exit");
307 boot_profiler_deinit();
Varun Wadekar1dcffa92016-01-08 17:48:42 -0800308}
309
310/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530311 * Perform the very early platform specific architectural setup here. At the
312 * moment this only intializes the mmu in a quick and dirty way.
313 ******************************************************************************/
314void bl31_plat_arch_setup(void)
315{
Varun Wadekarfda095f2019-01-02 10:48:18 -0800316 uint64_t rw_start = BL31_RW_START;
317 uint64_t rw_size = BL31_RW_END - BL31_RW_START;
318 uint64_t rodata_start = BL31_RODATA_BASE;
319 uint64_t rodata_size = BL31_RODATA_END - BL31_RODATA_BASE;
320 uint64_t code_base = TEXT_START;
321 uint64_t code_size = TEXT_END - TEXT_START;
Varun Wadekarb316e242015-05-19 16:48:04 +0530322 const mmap_region_t *plat_mmio_map = NULL;
Varun Wadekarb316e242015-05-19 16:48:04 +0530323#if USE_COHERENT_MEM
Varun Wadekarfda095f2019-01-02 10:48:18 -0800324 uint32_t coh_start, coh_size;
Varun Wadekarb316e242015-05-19 16:48:04 +0530325#endif
Varun Wadekarfda095f2019-01-02 10:48:18 -0800326 const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
Varun Wadekarb316e242015-05-19 16:48:04 +0530327
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700328 /*
329 * Add timestamp for arch setup entry.
330 */
331 boot_profiler_add_record("[TF] arch setup entry");
332
Varun Wadekar922550a2018-01-23 14:38:51 -0800333 /* add MMIO space */
334 plat_mmio_map = plat_get_mmio_map();
335 if (plat_mmio_map != NULL) {
336 mmap_add(plat_mmio_map);
337 } else {
338 WARN("MMIO map not available\n");
339 }
340
Varun Wadekarb316e242015-05-19 16:48:04 +0530341 /* add memory regions */
Varun Wadekar3fb854f2017-02-28 08:23:59 -0800342 mmap_add_region(rw_start, rw_start,
343 rw_size,
Varun Wadekarb316e242015-05-19 16:48:04 +0530344 MT_MEMORY | MT_RW | MT_SECURE);
Varun Wadekar3fb854f2017-02-28 08:23:59 -0800345 mmap_add_region(rodata_start, rodata_start,
346 rodata_size,
347 MT_RO_DATA | MT_SECURE);
348 mmap_add_region(code_base, code_base,
349 code_size,
350 MT_CODE | MT_SECURE);
Varun Wadekar207cc732015-07-08 12:57:50 +0530351
Varun Wadekarb316e242015-05-19 16:48:04 +0530352#if USE_COHERENT_MEM
Masahiro Yamada0fac5af2016-12-28 16:11:41 +0900353 coh_start = total_base + (BL_COHERENT_RAM_BASE - BL31_RO_BASE);
354 coh_size = BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE;
Varun Wadekar207cc732015-07-08 12:57:50 +0530355
Varun Wadekarb316e242015-05-19 16:48:04 +0530356 mmap_add_region(coh_start, coh_start,
357 coh_size,
Varun Wadekarfda095f2019-01-02 10:48:18 -0800358 (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE);
Varun Wadekarb316e242015-05-19 16:48:04 +0530359#endif
360
Varun Wadekar922550a2018-01-23 14:38:51 -0800361 /* map TZDRAM used by BL31 as coherent memory */
362 if (TEGRA_TZRAM_BASE == tegra_bl31_phys_base) {
363 mmap_add_region(params_from_bl2->tzdram_base,
364 params_from_bl2->tzdram_base,
365 BL31_SIZE,
366 MT_DEVICE | MT_RW | MT_SECURE);
Varun Wadekarfda095f2019-01-02 10:48:18 -0800367 }
Varun Wadekarb316e242015-05-19 16:48:04 +0530368
369 /* set up translation tables */
370 init_xlat_tables();
371
372 /* enable the MMU */
373 enable_mmu_el3(0);
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530374
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700375 /*
376 * Add timestamp for arch setup exit.
377 */
378 boot_profiler_add_record("[TF] arch setup exit");
379
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530380 INFO("BL3-1: Tegra: MMU enabled\n");
Varun Wadekarb316e242015-05-19 16:48:04 +0530381}
Varun Wadekar7a269e22015-06-10 14:04:32 +0530382
383/*******************************************************************************
384 * Check if the given NS DRAM range is valid
385 ******************************************************************************/
Varun Wadekarfda095f2019-01-02 10:48:18 -0800386int32_t bl31_check_ns_address(uint64_t base, uint64_t size_in_bytes)
Varun Wadekar7a269e22015-06-10 14:04:32 +0530387{
Varun Wadekarc74343c2017-07-20 09:43:28 -0700388 uint64_t end = base + size_in_bytes - U(1);
Varun Wadekarfda095f2019-01-02 10:48:18 -0800389 int32_t ret = 0;
Varun Wadekar7a269e22015-06-10 14:04:32 +0530390
391 /*
392 * Check if the NS DRAM address is valid
393 */
Varun Wadekarc74343c2017-07-20 09:43:28 -0700394 if ((base < TEGRA_DRAM_BASE) || (base >= TEGRA_DRAM_END) ||
395 (end > TEGRA_DRAM_END)) {
396
Andreas Färber90bbade2019-06-16 23:32:20 +0200397 ERROR("NS address 0x%llx is out-of-bounds!\n", base);
Varun Wadekarfda095f2019-01-02 10:48:18 -0800398 ret = -EFAULT;
Varun Wadekar7a269e22015-06-10 14:04:32 +0530399 }
400
401 /*
402 * TZDRAM aperture contains the BL31 and BL32 images, so we need
403 * to check if the NS DRAM range overlaps the TZDRAM aperture.
404 */
Varun Wadekarc74343c2017-07-20 09:43:28 -0700405 if ((base < (uint64_t)TZDRAM_END) && (end > tegra_bl31_phys_base)) {
Andreas Färber90bbade2019-06-16 23:32:20 +0200406 ERROR("NS address 0x%llx overlaps TZDRAM!\n", base);
Varun Wadekarfda095f2019-01-02 10:48:18 -0800407 ret = -ENOTSUP;
Varun Wadekar7a269e22015-06-10 14:04:32 +0530408 }
409
410 /* valid NS address */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800411 return ret;
Varun Wadekar7a269e22015-06-10 14:04:32 +0530412}