blob: 3f0120c473ed9a7392d8c75423fda80b95e2fb01 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Harrison Mutai5af4b782024-01-02 16:55:44 +00002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Varun Wadekar423045d2022-05-25 12:45:22 +01003 * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01006 */
7
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +01008#ifndef ARCH_H
9#define ARCH_H
Achin Gupta4f6ad662013-10-25 09:08:21 +010010
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <lib/utils_def.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010012
13/*******************************************************************************
14 * MIDR bit definitions
15 ******************************************************************************/
Varun Wadekarc6a11f62017-05-25 18:04:48 -070016#define MIDR_IMPL_MASK U(0xff)
17#define MIDR_IMPL_SHIFT U(0x18)
18#define MIDR_VAR_SHIFT U(20)
19#define MIDR_VAR_BITS U(4)
20#define MIDR_VAR_MASK U(0xf)
21#define MIDR_REV_SHIFT U(0)
22#define MIDR_REV_BITS U(4)
23#define MIDR_REV_MASK U(0xf)
24#define MIDR_PN_MASK U(0xfff)
25#define MIDR_PN_SHIFT U(0x4)
Achin Gupta4f6ad662013-10-25 09:08:21 +010026
Arvind Ram Prakashc148a502024-08-14 17:22:53 -050027/* Extracts the CPU part number from MIDR for checking CPU match */
28#define EXTRACT_PARTNUM(x) ((x >> MIDR_PN_SHIFT) & MIDR_PN_MASK)
29
Achin Gupta4f6ad662013-10-25 09:08:21 +010030/*******************************************************************************
31 * MPIDR macros
32 ******************************************************************************/
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010033#define MPIDR_MT_MASK (ULL(1) << 24)
Achin Gupta4f6ad662013-10-25 09:08:21 +010034#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
Varun Wadekarc6a11f62017-05-25 18:04:48 -070035#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
36#define MPIDR_AFFINITY_BITS U(8)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010037#define MPIDR_AFFLVL_MASK ULL(0xff)
Varun Wadekarc6a11f62017-05-25 18:04:48 -070038#define MPIDR_AFF0_SHIFT U(0)
39#define MPIDR_AFF1_SHIFT U(8)
40#define MPIDR_AFF2_SHIFT U(16)
41#define MPIDR_AFF3_SHIFT U(32)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000042#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010043#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
Varun Wadekarc6a11f62017-05-25 18:04:48 -070044#define MPIDR_AFFLVL_SHIFT U(3)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000045#define MPIDR_AFFLVL0 ULL(0x0)
46#define MPIDR_AFFLVL1 ULL(0x1)
47#define MPIDR_AFFLVL2 ULL(0x2)
48#define MPIDR_AFFLVL3 ULL(0x3)
49#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
Vikram Kanigiri4e97e542015-02-26 15:25:58 +000050#define MPIDR_AFFLVL0_VAL(mpidr) \
Antonio Nino Diaz34235a32018-07-11 16:45:49 +010051 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +000052#define MPIDR_AFFLVL1_VAL(mpidr) \
Antonio Nino Diaz34235a32018-07-11 16:45:49 +010053 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +000054#define MPIDR_AFFLVL2_VAL(mpidr) \
Antonio Nino Diaz34235a32018-07-11 16:45:49 +010055 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +000056#define MPIDR_AFFLVL3_VAL(mpidr) \
Antonio Nino Diaz34235a32018-07-11 16:45:49 +010057 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
Soby Mathewe2b2d8f2014-12-04 14:14:12 +000058/*
59 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
60 * add one while using this macro to define array sizes.
61 * TODO: Support only the first 3 affinity levels for now.
62 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -070063#define MPIDR_MAX_AFFLVL U(2)
Achin Gupta4f6ad662013-10-25 09:08:21 +010064
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000065#define MPID_MASK (MPIDR_MT_MASK | \
66 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
67 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
68 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
69 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
70
71#define MPIDR_AFF_ID(mpid, n) \
72 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
73
74/*
75 * An invalid MPID. This value can be used by functions that return an MPID to
76 * indicate an error.
77 */
78#define INVALID_MPID U(0xFFFFFFFF)
Achin Gupta4f6ad662013-10-25 09:08:21 +010079
80/*******************************************************************************
Manish Pandey067087f2023-12-08 20:13:29 +000081 * Definitions for Exception vector offsets
82 ******************************************************************************/
83#define CURRENT_EL_SP0 0x0
84#define CURRENT_EL_SPX 0x200
85#define LOWER_EL_AARCH64 0x400
86#define LOWER_EL_AARCH32 0x600
87
88#define SYNC_EXCEPTION 0x0
89#define IRQ_EXCEPTION 0x80
90#define FIQ_EXCEPTION 0x100
91#define SERROR_EXCEPTION 0x180
92
93/*******************************************************************************
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010094 * Definitions for CPU system register interface to GICv3
95 ******************************************************************************/
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000096#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
97#define ICC_SGI1R S3_0_C12_C11_5
Florian Lugoud4e25032021-09-08 12:40:24 +020098#define ICC_ASGI1R S3_0_C12_C11_6
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000099#define ICC_SRE_EL1 S3_0_C12_C12_5
100#define ICC_SRE_EL2 S3_4_C12_C9_5
101#define ICC_SRE_EL3 S3_6_C12_C12_5
102#define ICC_CTLR_EL1 S3_0_C12_C12_4
103#define ICC_CTLR_EL3 S3_6_C12_C12_4
104#define ICC_PMR_EL1 S3_0_C4_C6_0
105#define ICC_RPR_EL1 S3_0_C12_C11_3
106#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
107#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
108#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
109#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
110#define ICC_IAR0_EL1 S3_0_c12_c8_0
111#define ICC_IAR1_EL1 S3_0_c12_c12_0
112#define ICC_EOIR0_EL1 S3_0_c12_c8_1
113#define ICC_EOIR1_EL1 S3_0_c12_c12_1
114#define ICC_SGI0R_EL1 S3_0_c12_c11_7
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100115
116/*******************************************************************************
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000117 * Definitions for EL2 system registers for save/restore routine
118 ******************************************************************************/
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000119#define CNTPOFF_EL2 S3_4_C14_C0_6
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -0500120#define HDFGRTR2_EL2 S3_4_C3_C1_0
121#define HDFGWTR2_EL2 S3_4_C3_C1_1
122#define HFGRTR2_EL2 S3_4_C3_C1_2
123#define HFGWTR2_EL2 S3_4_C3_C1_3
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000124#define HDFGRTR_EL2 S3_4_C3_C1_4
125#define HDFGWTR_EL2 S3_4_C3_C1_5
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -0500126#define HAFGRTR_EL2 S3_4_C3_C1_6
127#define HFGITR2_EL2 S3_4_C3_C1_7
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000128#define HFGITR_EL2 S3_4_C1_C1_6
129#define HFGRTR_EL2 S3_4_C1_C1_4
130#define HFGWTR_EL2 S3_4_C1_C1_5
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000131#define ICH_HCR_EL2 S3_4_C12_C11_0
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000132#define ICH_VMCR_EL2 S3_4_C12_C11_7
Varun Wadekar423045d2022-05-25 12:45:22 +0100133#define MPAMVPM0_EL2 S3_4_C10_C6_0
134#define MPAMVPM1_EL2 S3_4_C10_C6_1
135#define MPAMVPM2_EL2 S3_4_C10_C6_2
136#define MPAMVPM3_EL2 S3_4_C10_C6_3
137#define MPAMVPM4_EL2 S3_4_C10_C6_4
138#define MPAMVPM5_EL2 S3_4_C10_C6_5
139#define MPAMVPM6_EL2 S3_4_C10_C6_6
140#define MPAMVPM7_EL2 S3_4_C10_C6_7
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000141#define MPAMVPMV_EL2 S3_4_C10_C4_1
Andre Przywaraedc449d2023-01-27 14:09:20 +0000142#define VNCR_EL2 S3_4_C2_C2_0
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000143#define PMSCR_EL2 S3_4_C9_C9_0
144#define TFSR_EL2 S3_4_C5_C6_0
Andre Przywara98908b32022-11-17 16:42:09 +0000145#define CONTEXTIDR_EL2 S3_4_C13_C0_1
146#define TTBR1_EL2 S3_4_C2_C0_1
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000147
148/*******************************************************************************
Achin Guptac2b43af2013-10-31 11:27:43 +0000149 * Generic timer memory mapped registers & offsets
150 ******************************************************************************/
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700151#define CNTCR_OFF U(0x000)
Yann Gautier007d7452019-04-17 13:47:07 +0200152#define CNTCV_OFF U(0x008)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700153#define CNTFID_OFF U(0x020)
Achin Guptac2b43af2013-10-31 11:27:43 +0000154
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700155#define CNTCR_EN (U(1) << 0)
156#define CNTCR_HDBG (U(1) << 1)
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100157#define CNTCR_FCREQ(x) ((x) << 8)
Achin Guptac2b43af2013-10-31 11:27:43 +0000158
159/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +0100160 * System register bit definitions
161 ******************************************************************************/
162/* CLIDR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700163#define LOUIS_SHIFT U(21)
164#define LOC_SHIFT U(24)
Alexei Fedorova95a5892019-07-29 17:22:53 +0100165#define CTYPE_SHIFT(n) U(3 * (n - 1))
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700166#define CLIDR_FIELD_WIDTH U(3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100167
168/* CSSELR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700169#define LEVEL_SHIFT U(1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100170
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100171/* Data cache set/way op type defines */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700172#define DCISW U(0x0)
173#define DCCISW U(0x1)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000174#if ERRATA_A53_827319
175#define DCCSW DCCISW
176#else
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700177#define DCCSW U(0x2)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000178#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100179
Andre Przywara0dda4242023-04-18 16:58:36 +0100180#define ID_REG_FIELD_MASK ULL(0xf)
181
Achin Gupta4f6ad662013-10-25 09:08:21 +0100182/* ID_AA64PFR0_EL1 definitions */
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000183#define ID_AA64PFR0_EL0_SHIFT U(0)
184#define ID_AA64PFR0_EL1_SHIFT U(4)
185#define ID_AA64PFR0_EL2_SHIFT U(8)
186#define ID_AA64PFR0_EL3_SHIFT U(12)
187
188#define ID_AA64PFR0_AMU_SHIFT U(44)
189#define ID_AA64PFR0_AMU_MASK ULL(0xf)
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000190#define ID_AA64PFR0_AMU_V1 ULL(0x1)
191#define ID_AA64PFR0_AMU_V1P1 U(0x2)
192
193#define ID_AA64PFR0_ELX_MASK ULL(0xf)
194
195#define ID_AA64PFR0_GIC_SHIFT U(24)
196#define ID_AA64PFR0_GIC_WIDTH U(4)
197#define ID_AA64PFR0_GIC_MASK ULL(0xf)
198
199#define ID_AA64PFR0_SVE_SHIFT U(32)
200#define ID_AA64PFR0_SVE_MASK ULL(0xf)
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000201#define ID_AA64PFR0_SVE_LENGTH U(4)
Sona Mathewe480ec22024-03-11 15:58:15 -0500202#define SVE_IMPLEMENTED ULL(0x1)
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000203
204#define ID_AA64PFR0_SEL2_SHIFT U(36)
205#define ID_AA64PFR0_SEL2_MASK ULL(0xf)
206
207#define ID_AA64PFR0_MPAM_SHIFT U(40)
208#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
209
210#define ID_AA64PFR0_DIT_SHIFT U(48)
211#define ID_AA64PFR0_DIT_MASK ULL(0xf)
212#define ID_AA64PFR0_DIT_LENGTH U(4)
Sona Mathewe480ec22024-03-11 15:58:15 -0500213#define DIT_IMPLEMENTED ULL(1)
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000214
215#define ID_AA64PFR0_CSV2_SHIFT U(56)
216#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
217#define ID_AA64PFR0_CSV2_LENGTH U(4)
Sona Mathewe480ec22024-03-11 15:58:15 -0500218#define CSV2_2_IMPLEMENTED ULL(0x2)
219#define CSV2_3_IMPLEMENTED ULL(0x3)
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000220
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500221#define ID_AA64PFR0_FEAT_RME_SHIFT U(52)
222#define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf)
223#define ID_AA64PFR0_FEAT_RME_LENGTH U(4)
Sona Mathewe480ec22024-03-11 15:58:15 -0500224#define RME_NOT_IMPLEMENTED ULL(0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100225
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000226#define ID_AA64PFR0_RAS_SHIFT U(28)
227#define ID_AA64PFR0_RAS_MASK ULL(0xf)
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000228#define ID_AA64PFR0_RAS_LENGTH U(4)
229
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100230/* Exception level handling */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100231#define EL_IMPL_NONE ULL(0)
232#define EL_IMPL_A64ONLY ULL(1)
233#define EL_IMPL_A64_A32 ULL(2)
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000234
Arvind Ram Prakash05b47632024-05-22 15:24:00 -0500235/* ID_AA64DFR0_EL1.DebugVer definitions */
236#define ID_AA64DFR0_DEBUGVER_SHIFT U(0)
237#define ID_AA64DFR0_DEBUGVER_MASK ULL(0xf)
238#define DEBUGVER_V8P9_IMPLEMENTED ULL(0xb)
239
Manish V Badarkhef7ee0642021-07-07 16:27:10 +0100240/* ID_AA64DFR0_EL1.TraceVer definitions */
241#define ID_AA64DFR0_TRACEVER_SHIFT U(4)
242#define ID_AA64DFR0_TRACEVER_MASK ULL(0xf)
Manish V Badarkhef7ee0642021-07-07 16:27:10 +0100243#define ID_AA64DFR0_TRACEVER_LENGTH U(4)
Sona Mathewe480ec22024-03-11 15:58:15 -0500244
Manish V Badarkhe8ce33942021-07-18 02:26:27 +0100245#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
246#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
Manish V Badarkhe8ce33942021-07-18 02:26:27 +0100247#define ID_AA64DFR0_TRACEFILT_LENGTH U(4)
Sona Mathewe480ec22024-03-11 15:58:15 -0500248#define TRACEFILT_IMPLEMENTED ULL(1)
249
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000250#define ID_AA64DFR0_PMUVER_LENGTH U(4)
251#define ID_AA64DFR0_PMUVER_SHIFT U(8)
252#define ID_AA64DFR0_PMUVER_MASK U(0xf)
253#define ID_AA64DFR0_PMUVER_PMUV3 U(1)
Andre Przywara4f4a74d2024-03-07 17:40:55 +0000254#define ID_AA64DFR0_PMUVER_PMUV3P8 U(8)
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000255#define ID_AA64DFR0_PMUVER_IMP_DEF U(0xf)
Manish V Badarkhef7ee0642021-07-07 16:27:10 +0100256
Manish Pandey5cfe5152024-01-09 15:55:20 +0000257/* ID_AA64DFR0_EL1.SEBEP definitions */
258#define ID_AA64DFR0_SEBEP_SHIFT U(24)
259#define ID_AA64DFR0_SEBEP_MASK ULL(0xf)
260#define SEBEP_IMPLEMENTED ULL(1)
261
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100262/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000263#define ID_AA64DFR0_PMS_SHIFT U(32)
264#define ID_AA64DFR0_PMS_MASK ULL(0xf)
Sona Mathewe480ec22024-03-11 15:58:15 -0500265#define SPE_IMPLEMENTED ULL(0x1)
266#define SPE_NOT_IMPLEMENTED ULL(0x0)
Achin Gupta92712a52015-09-03 14:18:02 +0100267
Manish V Badarkhe20df29c2021-07-02 09:10:56 +0100268/* ID_AA64DFR0_EL1.TraceBuffer definitions */
269#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
270#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
Sona Mathewe480ec22024-03-11 15:58:15 -0500271#define TRACEBUFFER_IMPLEMENTED ULL(1)
Manish V Badarkhe20df29c2021-07-02 09:10:56 +0100272
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000273/* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */
274#define ID_AA64DFR0_MTPMU_SHIFT U(48)
275#define ID_AA64DFR0_MTPMU_MASK ULL(0xf)
Sona Mathewe480ec22024-03-11 15:58:15 -0500276#define MTPMU_IMPLEMENTED ULL(1)
277#define MTPMU_NOT_IMPLEMENTED ULL(15)
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000278
johpow0181865962022-01-28 17:06:20 -0600279/* ID_AA64DFR0_EL1.BRBE definitions */
280#define ID_AA64DFR0_BRBE_SHIFT U(52)
281#define ID_AA64DFR0_BRBE_MASK ULL(0xf)
Sona Mathewe480ec22024-03-11 15:58:15 -0500282#define BRBE_IMPLEMENTED ULL(1)
johpow0181865962022-01-28 17:06:20 -0600283
Manish Pandey5cfe5152024-01-09 15:55:20 +0000284/* ID_AA64DFR1_EL1 definitions */
285#define ID_AA64DFR1_EBEP_SHIFT U(48)
286#define ID_AA64DFR1_EBEP_MASK ULL(0xf)
287#define EBEP_IMPLEMENTED ULL(1)
288
Tomas Pilar6fd816e2020-10-28 15:34:12 +0000289/* ID_AA64ISAR0_EL1 definitions */
johpow019baade32021-07-08 14:14:00 -0500290#define ID_AA64ISAR0_RNDR_SHIFT U(60)
291#define ID_AA64ISAR0_RNDR_MASK ULL(0xf)
Tomas Pilar6fd816e2020-10-28 15:34:12 +0000292
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000293/* ID_AA64ISAR1_EL1 definitions */
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000294#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
295
296#define ID_AA64ISAR1_GPI_SHIFT U(28)
297#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
298#define ID_AA64ISAR1_GPA_SHIFT U(24)
299#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
300
301#define ID_AA64ISAR1_API_SHIFT U(8)
302#define ID_AA64ISAR1_API_MASK ULL(0xf)
303#define ID_AA64ISAR1_APA_SHIFT U(4)
304#define ID_AA64ISAR1_APA_MASK ULL(0xf)
305
306#define ID_AA64ISAR1_SB_SHIFT U(36)
307#define ID_AA64ISAR1_SB_MASK ULL(0xf)
Sona Mathewe480ec22024-03-11 15:58:15 -0500308#define SB_IMPLEMENTED ULL(0x1)
309#define SB_NOT_IMPLEMENTED ULL(0x0)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000310
Juan Pablo Condee089a172022-06-29 17:44:43 -0400311/* ID_AA64ISAR2_EL1 definitions */
312#define ID_AA64ISAR2_EL1 S3_0_C0_C6_2
313
Maksims Svecovsdf4ad842023-03-24 13:05:09 +0000314/* ID_AA64PFR2_EL1 definitions */
315#define ID_AA64PFR2_EL1 S3_0_C0_C4_2
316
Juan Pablo Condee089a172022-06-29 17:44:43 -0400317#define ID_AA64ISAR2_GPA3_SHIFT U(8)
318#define ID_AA64ISAR2_GPA3_MASK ULL(0xf)
319
320#define ID_AA64ISAR2_APA3_SHIFT U(12)
321#define ID_AA64ISAR2_APA3_MASK ULL(0xf)
322
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000323/* ID_AA64MMFR0_EL1 definitions */
324#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
325#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
326
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700327#define PARANGE_0000 U(32)
328#define PARANGE_0001 U(36)
329#define PARANGE_0010 U(40)
330#define PARANGE_0011 U(42)
331#define PARANGE_0100 U(44)
332#define PARANGE_0101 U(48)
Antonio Nino Diazb9ef6642017-11-17 09:52:53 +0000333#define PARANGE_0110 U(52)
Govindraj Rajae63794e2024-09-06 15:43:43 +0100334#define PARANGE_0111 U(56)
Antonio Nino Diazd1beee22016-12-13 15:28:54 +0000335
Jimmy Brisson83573892020-04-16 10:48:02 -0500336#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
337#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
Sona Mathewe480ec22024-03-11 15:58:15 -0500338#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
339#define ECV_IMPLEMENTED ULL(0x1)
Jimmy Brisson83573892020-04-16 10:48:02 -0500340
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500341#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
342#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -0500343#define FGT2_IMPLEMENTED ULL(0x2)
Sona Mathewe480ec22024-03-11 15:58:15 -0500344#define FGT_IMPLEMENTED ULL(0x1)
345#define FGT_NOT_IMPLEMENTED ULL(0x0)
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500346
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100347#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100348#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100349
350#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100351#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100352
353#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100354#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
Sona Mathewe480ec22024-03-11 15:58:15 -0500355#define TGRAN16_IMPLEMENTED ULL(0x1)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100356
johpow013e24c162020-04-22 14:05:13 -0500357/* ID_AA64MMFR1_EL1 definitions */
358#define ID_AA64MMFR1_EL1_TWED_SHIFT U(32)
359#define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf)
Sona Mathewe480ec22024-03-11 15:58:15 -0500360#define TWED_IMPLEMENTED ULL(0x1)
johpow013e24c162020-04-22 14:05:13 -0500361
Alexei Fedorovc082f032020-11-25 14:07:05 +0000362#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
363#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
Sona Mathewe480ec22024-03-11 15:58:15 -0500364#define PAN_IMPLEMENTED ULL(0x1)
365#define PAN2_IMPLEMENTED ULL(0x2)
366#define PAN3_IMPLEMENTED ULL(0x3)
Alexei Fedorovc082f032020-11-25 14:07:05 +0000367
Daniel Boulby44b43332020-11-25 16:36:46 +0000368#define ID_AA64MMFR1_EL1_VHE_SHIFT U(8)
369#define ID_AA64MMFR1_EL1_VHE_MASK ULL(0xf)
370
johpow019baade32021-07-08 14:14:00 -0500371#define ID_AA64MMFR1_EL1_HCX_SHIFT U(40)
372#define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf)
Sona Mathewe480ec22024-03-11 15:58:15 -0500373#define HCX_IMPLEMENTED ULL(0x1)
johpow01f91e59f2021-08-04 19:38:18 -0500374
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000375/* ID_AA64MMFR2_EL1 definitions */
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000376#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Sathees Balya74155972019-01-25 11:36:01 +0000377
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000378#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
379#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
Sathees Balya74155972019-01-25 11:36:01 +0000380
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000381#define ID_AA64MMFR2_EL1_CCIDX_SHIFT U(20)
382#define ID_AA64MMFR2_EL1_CCIDX_MASK ULL(0xf)
383#define ID_AA64MMFR2_EL1_CCIDX_LENGTH U(4)
384
Manish Pandey5cfe5152024-01-09 15:55:20 +0000385#define ID_AA64MMFR2_EL1_UAO_SHIFT U(4)
386#define ID_AA64MMFR2_EL1_UAO_MASK ULL(0xf)
387
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000388#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
389#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
johpow0174b7e442021-12-01 13:18:30 -0600390
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000391#define ID_AA64MMFR2_EL1_NV_SHIFT U(24)
392#define ID_AA64MMFR2_EL1_NV_MASK ULL(0xf)
Sona Mathewe480ec22024-03-11 15:58:15 -0500393#define NV2_IMPLEMENTED ULL(0x2)
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000394
Mark Brownc37eee72023-03-14 20:13:03 +0000395/* ID_AA64MMFR3_EL1 definitions */
396#define ID_AA64MMFR3_EL1 S3_0_C0_C7_3
397
Govindraj Rajae63794e2024-09-06 15:43:43 +0100398#define ID_AA64MMFR3_EL1_D128_SHIFT U(32)
399#define ID_AA64MMFR3_EL1_D128_MASK ULL(0xf)
400#define D128_IMPLEMENTED ULL(0x1)
401
Mark Brown293a6612023-03-14 20:48:43 +0000402#define ID_AA64MMFR3_EL1_S2POE_SHIFT U(20)
403#define ID_AA64MMFR3_EL1_S2POE_MASK ULL(0xf)
404
405#define ID_AA64MMFR3_EL1_S1POE_SHIFT U(16)
406#define ID_AA64MMFR3_EL1_S1POE_MASK ULL(0xf)
407
408#define ID_AA64MMFR3_EL1_S2PIE_SHIFT U(12)
409#define ID_AA64MMFR3_EL1_S2PIE_MASK ULL(0xf)
410
411#define ID_AA64MMFR3_EL1_S1PIE_SHIFT U(8)
412#define ID_AA64MMFR3_EL1_S1PIE_MASK ULL(0xf)
413
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +0100414#define ID_AA64MMFR3_EL1_SCTLR2_SHIFT U(4)
415#define ID_AA64MMFR3_EL1_SCTLR2_MASK ULL(0xf)
416#define SCTLR2_IMPLEMENTED ULL(1)
417
Mark Brownc37eee72023-03-14 20:13:03 +0000418#define ID_AA64MMFR3_EL1_TCRX_SHIFT U(0)
419#define ID_AA64MMFR3_EL1_TCRX_MASK ULL(0xf)
420
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000421/* ID_AA64PFR1_EL1 definitions */
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000422
Alexei Fedorov90f2e882019-05-24 12:17:09 +0100423#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
424#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
Sona Mathewe480ec22024-03-11 15:58:15 -0500425#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
Alexei Fedorov90f2e882019-05-24 12:17:09 +0100426
Manish Pandey5cfe5152024-01-09 15:55:20 +0000427#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
428#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
Sona Mathewe480ec22024-03-11 15:58:15 -0500429#define SSBS_NOT_IMPLEMENTED ULL(0) /* No architectural SSBS support */
Manish Pandey5cfe5152024-01-09 15:55:20 +0000430
Soby Mathew830f0ad2019-07-12 09:23:38 +0100431#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
432#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
433
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400434#define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28)
435#define ID_AA64PFR1_EL1_RNDR_TRAP_MASK U(0xf)
436
Manish Pandey5cfe5152024-01-09 15:55:20 +0000437#define ID_AA64PFR1_EL1_NMI_SHIFT U(36)
438#define ID_AA64PFR1_EL1_NMI_MASK ULL(0xf)
439#define NMI_IMPLEMENTED ULL(1)
440
441#define ID_AA64PFR1_EL1_GCS_SHIFT U(44)
442#define ID_AA64PFR1_EL1_GCS_MASK ULL(0xf)
443#define GCS_IMPLEMENTED ULL(1)
444
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +0100445#define ID_AA64PFR1_EL1_THE_SHIFT U(48)
446#define ID_AA64PFR1_EL1_THE_MASK ULL(0xf)
447#define THE_IMPLEMENTED ULL(1)
448
Sona Mathewe480ec22024-03-11 15:58:15 -0500449#define RNG_TRAP_IMPLEMENTED ULL(0x1)
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400450
Maksims Svecovsdf4ad842023-03-24 13:05:09 +0000451/* ID_AA64PFR2_EL1 definitions */
452#define ID_AA64PFR2_EL1_MTEPERM_SHIFT U(0)
453#define ID_AA64PFR2_EL1_MTEPERM_MASK ULL(0xf)
454
455#define ID_AA64PFR2_EL1_MTESTOREONLY_SHIFT U(4)
456#define ID_AA64PFR2_EL1_MTESTOREONLY_MASK ULL(0xf)
457
458#define ID_AA64PFR2_EL1_MTEFAR_SHIFT U(8)
459#define ID_AA64PFR2_EL1_MTEFAR_MASK ULL(0xf)
460
Andre Przywara870627e2023-01-27 12:25:49 +0000461#define VDISR_EL2 S3_4_C12_C1_1
462#define VSESR_EL2 S3_4_C5_C2_3
463
Alexei Fedorovaf54f6e2020-12-01 13:22:25 +0000464/* Memory Tagging Extension is not implemented */
465#define MTE_UNIMPLEMENTED U(0)
466/* FEAT_MTE: MTE instructions accessible at EL0 are implemented */
467#define MTE_IMPLEMENTED_EL0 U(1)
468/* FEAT_MTE2: Full MTE is implemented */
469#define MTE_IMPLEMENTED_ELX U(2)
470/*
471 * FEAT_MTE3: MTE is implemented with support for
472 * asymmetric Tag Check Fault handling
473 */
474#define MTE_IMPLEMENTED_ASY U(3)
Soby Mathew830f0ad2019-07-12 09:23:38 +0100475
Alexei Fedorov19933552020-05-26 13:16:41 +0100476#define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16)
477#define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf)
478
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000479#define ID_AA64PFR1_EL1_SME_SHIFT U(24)
480#define ID_AA64PFR1_EL1_SME_MASK ULL(0xf)
Juan Pablo Condeefdfe362023-08-14 16:20:52 -0500481#define ID_AA64PFR1_EL1_SME_WIDTH U(4)
Sona Mathewe480ec22024-03-11 15:58:15 -0500482#define SME_IMPLEMENTED ULL(0x1)
483#define SME2_IMPLEMENTED ULL(0x2)
484#define SME_NOT_IMPLEMENTED ULL(0x0)
johpow019baade32021-07-08 14:14:00 -0500485
Achin Gupta4f6ad662013-10-25 09:08:21 +0100486/* ID_PFR1_EL1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700487#define ID_PFR1_VIRTEXT_SHIFT U(12)
488#define ID_PFR1_VIRTEXT_MASK U(0xf)
Antonio Nino Diaz34235a32018-07-11 16:45:49 +0100489#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
Achin Gupta4f6ad662013-10-25 09:08:21 +0100490 & ID_PFR1_VIRTEXT_MASK)
491
492/* SCTLR definitions */
David Cunadofee86532017-04-13 22:38:29 +0100493#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700494 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
495 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100496
John Powella5c66362020-03-20 14:21:05 -0500497#define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \
498 (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11))
Alexei Fedorovc082f032020-11-25 14:07:05 +0000499
Jens Wiklanderc93c9df2014-09-04 10:23:27 +0200500#define SCTLR_AARCH32_EL1_RES1 \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700501 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
502 (U(1) << 4) | (U(1) << 3))
Jens Wiklanderc93c9df2014-09-04 10:23:27 +0200503
David Cunadofee86532017-04-13 22:38:29 +0100504#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
505 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
506 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
507
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000508#define SCTLR_M_BIT (ULL(1) << 0)
509#define SCTLR_A_BIT (ULL(1) << 1)
510#define SCTLR_C_BIT (ULL(1) << 2)
511#define SCTLR_SA_BIT (ULL(1) << 3)
512#define SCTLR_SA0_BIT (ULL(1) << 4)
513#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
Alexei Fedorovc082f032020-11-25 14:07:05 +0000514#define SCTLR_nAA_BIT (ULL(1) << 6)
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000515#define SCTLR_ITD_BIT (ULL(1) << 7)
516#define SCTLR_SED_BIT (ULL(1) << 8)
517#define SCTLR_UMA_BIT (ULL(1) << 9)
Alexei Fedorovc082f032020-11-25 14:07:05 +0000518#define SCTLR_EnRCTX_BIT (ULL(1) << 10)
519#define SCTLR_EOS_BIT (ULL(1) << 11)
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000520#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorovc31ab382019-07-10 10:49:12 +0100521#define SCTLR_EnDB_BIT (ULL(1) << 13)
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000522#define SCTLR_DZE_BIT (ULL(1) << 14)
523#define SCTLR_UCT_BIT (ULL(1) << 15)
524#define SCTLR_NTWI_BIT (ULL(1) << 16)
525#define SCTLR_NTWE_BIT (ULL(1) << 18)
526#define SCTLR_WXN_BIT (ULL(1) << 19)
Alexei Fedorovc082f032020-11-25 14:07:05 +0000527#define SCTLR_TSCXT_BIT (ULL(1) << 20)
Louis Mayencourt78a0aed2019-02-20 12:11:41 +0000528#define SCTLR_IESB_BIT (ULL(1) << 21)
Alexei Fedorovc082f032020-11-25 14:07:05 +0000529#define SCTLR_EIS_BIT (ULL(1) << 22)
530#define SCTLR_SPAN_BIT (ULL(1) << 23)
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000531#define SCTLR_E0E_BIT (ULL(1) << 24)
532#define SCTLR_EE_BIT (ULL(1) << 25)
533#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorovc31ab382019-07-10 10:49:12 +0100534#define SCTLR_EnDA_BIT (ULL(1) << 27)
Alexei Fedorovc082f032020-11-25 14:07:05 +0000535#define SCTLR_nTLSMD_BIT (ULL(1) << 28)
536#define SCTLR_LSMAOE_BIT (ULL(1) << 29)
Alexei Fedorovc31ab382019-07-10 10:49:12 +0100537#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000538#define SCTLR_EnIA_BIT (ULL(1) << 31)
Alexei Fedorov90f2e882019-05-24 12:17:09 +0100539#define SCTLR_BT0_BIT (ULL(1) << 35)
540#define SCTLR_BT1_BIT (ULL(1) << 36)
541#define SCTLR_BT_BIT (ULL(1) << 36)
Alexei Fedorovc082f032020-11-25 14:07:05 +0000542#define SCTLR_ITFSB_BIT (ULL(1) << 37)
543#define SCTLR_TCF0_SHIFT U(38)
544#define SCTLR_TCF0_MASK ULL(3)
johpow019baade32021-07-08 14:14:00 -0500545#define SCTLR_ENTP2_BIT (ULL(1) << 60)
Manish Pandey5cfe5152024-01-09 15:55:20 +0000546#define SCTLR_SPINTMASK_BIT (ULL(1) << 62)
Alexei Fedorovc082f032020-11-25 14:07:05 +0000547
548/* Tag Check Faults in EL0 have no effect on the PE */
549#define SCTLR_TCF0_NO_EFFECT U(0)
550/* Tag Check Faults in EL0 cause a synchronous exception */
551#define SCTLR_TCF0_SYNC U(1)
552/* Tag Check Faults in EL0 are asynchronously accumulated */
553#define SCTLR_TCF0_ASYNC U(2)
554/*
555 * Tag Check Faults in EL0 cause a synchronous exception on reads,
556 * and are asynchronously accumulated on writes
557 */
558#define SCTLR_TCF0_SYNCR_ASYNCW U(3)
559
560#define SCTLR_TCF_SHIFT U(40)
561#define SCTLR_TCF_MASK ULL(3)
562
563/* Tag Check Faults in EL1 have no effect on the PE */
564#define SCTLR_TCF_NO_EFFECT U(0)
565/* Tag Check Faults in EL1 cause a synchronous exception */
566#define SCTLR_TCF_SYNC U(1)
567/* Tag Check Faults in EL1 are asynchronously accumulated */
568#define SCTLR_TCF_ASYNC U(2)
569/*
570 * Tag Check Faults in EL1 cause a synchronous exception on reads,
571 * and are asynchronously accumulated on writes
572 */
573#define SCTLR_TCF_SYNCR_ASYNCW U(3)
574
575#define SCTLR_ATA0_BIT (ULL(1) << 42)
576#define SCTLR_ATA_BIT (ULL(1) << 43)
Daniel Boulby44b43332020-11-25 16:36:46 +0000577#define SCTLR_DSSBS_SHIFT U(44)
578#define SCTLR_DSSBS_BIT (ULL(1) << SCTLR_DSSBS_SHIFT)
Alexei Fedorovc082f032020-11-25 14:07:05 +0000579#define SCTLR_TWEDEn_BIT (ULL(1) << 45)
580#define SCTLR_TWEDEL_SHIFT U(46)
581#define SCTLR_TWEDEL_MASK ULL(0xf)
582#define SCTLR_EnASR_BIT (ULL(1) << 54)
583#define SCTLR_EnAS0_BIT (ULL(1) << 55)
584#define SCTLR_EnALS_BIT (ULL(1) << 56)
585#define SCTLR_EPAN_BIT (ULL(1) << 57)
David Cunadofee86532017-04-13 22:38:29 +0100586#define SCTLR_RESET_VAL SCTLR_EL3_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100587
Alexei Fedorovc082f032020-11-25 14:07:05 +0000588/* CPACR_EL1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700589#define CPACR_EL1_FPEN(x) ((x) << 20)
Jimmy Brissoned202072020-08-04 16:18:52 -0500590#define CPACR_EL1_FP_TRAP_EL0 UL(0x1)
591#define CPACR_EL1_FP_TRAP_ALL UL(0x2)
592#define CPACR_EL1_FP_TRAP_NONE UL(0x3)
Jayanth Dodderi Chidanandcfe053a2022-11-08 10:31:07 +0000593#define CPACR_EL1_SMEN_SHIFT U(24)
594#define CPACR_EL1_SMEN_MASK ULL(0x3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100595
596/* SCR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700597#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500598#define SCR_NSE_SHIFT U(62)
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -0500599#define SCR_FGTEN2_BIT (UL(1) << 59)
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500600#define SCR_NSE_BIT (ULL(1) << SCR_NSE_SHIFT)
601#define SCR_GPF_BIT (UL(1) << 48)
Govindraj Rajae63794e2024-09-06 15:43:43 +0100602#define SCR_D128En_BIT (UL(1) << 47)
johpow013e24c162020-04-22 14:05:13 -0500603#define SCR_TWEDEL_SHIFT U(30)
604#define SCR_TWEDEL_MASK ULL(0xf)
Mark Brown293a6612023-03-14 20:48:43 +0000605#define SCR_PIEN_BIT (UL(1) << 45)
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +0100606#define SCR_SCTLR2En_BIT (UL(1) << 44)
Mark Brownc37eee72023-03-14 20:13:03 +0000607#define SCR_TCR2EN_BIT (UL(1) << 43)
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +0100608#define SCR_RCWMASKEn_BIT (UL(1) << 42)
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400609#define SCR_TRNDR_BIT (UL(1) << 40)
Mark Brown326f2952023-03-14 21:33:04 +0000610#define SCR_GCSEn_BIT (UL(1) << 39)
johpow019baade32021-07-08 14:14:00 -0500611#define SCR_HXEn_BIT (UL(1) << 38)
612#define SCR_ENTP2_SHIFT U(41)
613#define SCR_ENTP2_BIT (UL(1) << SCR_ENTP2_SHIFT)
John Powellcc799272022-03-29 00:25:59 -0500614#define SCR_AMVOFFEN_SHIFT U(35)
615#define SCR_AMVOFFEN_BIT (UL(1) << SCR_AMVOFFEN_SHIFT)
johpow013e24c162020-04-22 14:05:13 -0500616#define SCR_TWEDEn_BIT (UL(1) << 29)
johpow01fa59c6f2020-10-02 13:41:11 -0500617#define SCR_ECVEN_BIT (UL(1) << 28)
618#define SCR_FGTEN_BIT (UL(1) << 27)
Jimmy Brissoned202072020-08-04 16:18:52 -0500619#define SCR_ATA_BIT (UL(1) << 26)
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500620#define SCR_EnSCXT_BIT (UL(1) << 25)
Jimmy Brissoned202072020-08-04 16:18:52 -0500621#define SCR_FIEN_BIT (UL(1) << 21)
622#define SCR_EEL2_BIT (UL(1) << 18)
623#define SCR_API_BIT (UL(1) << 17)
624#define SCR_APK_BIT (UL(1) << 16)
625#define SCR_TERR_BIT (UL(1) << 15)
626#define SCR_TWE_BIT (UL(1) << 13)
627#define SCR_TWI_BIT (UL(1) << 12)
628#define SCR_ST_BIT (UL(1) << 11)
629#define SCR_RW_BIT (UL(1) << 10)
630#define SCR_SIF_BIT (UL(1) << 9)
631#define SCR_HCE_BIT (UL(1) << 8)
632#define SCR_SMD_BIT (UL(1) << 7)
633#define SCR_EA_BIT (UL(1) << 3)
634#define SCR_FIQ_BIT (UL(1) << 2)
635#define SCR_IRQ_BIT (UL(1) << 1)
636#define SCR_NS_BIT (UL(1) << 0)
johpow019baade32021-07-08 14:14:00 -0500637#define SCR_VALID_BIT_MASK U(0x24000002F8F)
David Cunadofee86532017-04-13 22:38:29 +0100638#define SCR_RESET_VAL SCR_RES1_BITS
Achin Gupta4f6ad662013-10-25 09:08:21 +0100639
David Cunadofee86532017-04-13 22:38:29 +0100640/* MDCR_EL3 definitions */
Arvind Ram Prakash05b47632024-05-22 15:24:00 -0500641#define MDCR_EBWE_BIT (ULL(1) << 43)
Boyan Karatotev066978e2024-10-18 11:02:54 +0100642#define MDCR_E3BREC (ULL(1) << 38)
643#define MDCR_E3BREW (ULL(1) << 37)
Alexei Fedorov307f34b2021-05-14 11:21:56 +0100644#define MDCR_EnPMSN_BIT (ULL(1) << 36)
645#define MDCR_MPMX_BIT (ULL(1) << 35)
646#define MDCR_MCCD_BIT (ULL(1) << 34)
johpow0181865962022-01-28 17:06:20 -0600647#define MDCR_SBRBE_SHIFT U(32)
648#define MDCR_SBRBE_MASK ULL(0x3)
Manish V Badarkhee1cccb42021-06-23 20:02:39 +0100649#define MDCR_NSTB(x) ((x) << 24)
650#define MDCR_NSTB_EL1 ULL(0x3)
Boyan Karatotev919d3c82023-02-13 16:32:47 +0000651#define MDCR_NSTBE_BIT (ULL(1) << 26)
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000652#define MDCR_MTPME_BIT (ULL(1) << 28)
Alexei Fedorov307f34b2021-05-14 11:21:56 +0100653#define MDCR_TDCC_BIT (ULL(1) << 27)
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100654#define MDCR_SCCD_BIT (ULL(1) << 23)
Alexei Fedorov307f34b2021-05-14 11:21:56 +0100655#define MDCR_EPMAD_BIT (ULL(1) << 21)
656#define MDCR_EDAD_BIT (ULL(1) << 20)
657#define MDCR_TTRF_BIT (ULL(1) << 19)
658#define MDCR_STE_BIT (ULL(1) << 18)
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100659#define MDCR_SPME_BIT (ULL(1) << 17)
660#define MDCR_SDD_BIT (ULL(1) << 16)
dp-arm595d0d52017-02-08 11:51:50 +0000661#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diaz3fbd3f52019-02-18 16:55:43 +0000662#define MDCR_SPD32_LEGACY ULL(0x0)
663#define MDCR_SPD32_DISABLE ULL(0x2)
664#define MDCR_SPD32_ENABLE ULL(0x3)
dp-armee3457b2017-05-23 09:32:49 +0100665#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diaz3fbd3f52019-02-18 16:55:43 +0000666#define MDCR_NSPB_EL1 ULL(0x3)
Boyan Karatotev6e2fd8b2023-02-13 16:38:37 +0000667#define MDCR_NSPBE_BIT (ULL(1) << 11)
Antonio Nino Diaz3fbd3f52019-02-18 16:55:43 +0000668#define MDCR_TDOSA_BIT (ULL(1) << 10)
669#define MDCR_TDA_BIT (ULL(1) << 9)
670#define MDCR_TPM_BIT (ULL(1) << 6)
Boyan Karatotevb7e74432023-06-15 14:46:20 +0100671#define MDCR_EL3_RESET_VAL MDCR_MTPME_BIT
dp-arm595d0d52017-02-08 11:51:50 +0000672
David Cunadofee86532017-04-13 22:38:29 +0100673/* MDCR_EL2 definitions */
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000674#define MDCR_EL2_MTPME (U(1) << 28)
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000675#define MDCR_EL2_HLP_BIT (U(1) << 26)
Manish V Badarkhee1cccb42021-06-23 20:02:39 +0100676#define MDCR_EL2_E2TB(x) ((x) << 24)
677#define MDCR_EL2_E2TB_EL1 U(0x3)
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000678#define MDCR_EL2_HCCD_BIT (U(1) << 23)
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100679#define MDCR_EL2_TTRF (U(1) << 19)
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000680#define MDCR_EL2_HPMD_BIT (U(1) << 17)
dp-armee3457b2017-05-23 09:32:49 +0100681#define MDCR_EL2_TPMS (U(1) << 14)
682#define MDCR_EL2_E2PB(x) ((x) << 12)
683#define MDCR_EL2_E2PB_EL1 U(0x3)
David Cunadofee86532017-04-13 22:38:29 +0100684#define MDCR_EL2_TDRA_BIT (U(1) << 11)
685#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
686#define MDCR_EL2_TDA_BIT (U(1) << 9)
687#define MDCR_EL2_TDE_BIT (U(1) << 8)
688#define MDCR_EL2_HPME_BIT (U(1) << 7)
689#define MDCR_EL2_TPM_BIT (U(1) << 6)
690#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000691#define MDCR_EL2_HPMN_MASK U(0x1f)
David Cunadofee86532017-04-13 22:38:29 +0100692#define MDCR_EL2_RESET_VAL U(0x0)
693
694/* HSTR_EL2 definitions */
695#define HSTR_EL2_RESET_VAL U(0x0)
696#define HSTR_EL2_T_MASK U(0xff)
697
698/* CNTHP_CTL_EL2 definitions */
699#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
700#define CNTHP_CTL_RESET_VAL U(0x0)
701
702/* VTTBR_EL2 definitions */
703#define VTTBR_RESET_VAL ULL(0x0)
704#define VTTBR_VMID_MASK ULL(0xff)
705#define VTTBR_VMID_SHIFT U(48)
706#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
707#define VTTBR_BADDR_SHIFT U(0)
dp-arm595d0d52017-02-08 11:51:50 +0000708
Achin Gupta4f6ad662013-10-25 09:08:21 +0100709/* HCR definitions */
Gary Morrison3d7f6542021-01-27 13:08:47 -0600710#define HCR_RESET_VAL ULL(0x0)
Chris Kaya5fde282021-05-26 11:58:23 +0100711#define HCR_AMVOFFEN_SHIFT U(51)
712#define HCR_AMVOFFEN_BIT (ULL(1) << HCR_AMVOFFEN_SHIFT)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600713#define HCR_TEA_BIT (ULL(1) << 47)
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100714#define HCR_API_BIT (ULL(1) << 41)
715#define HCR_APK_BIT (ULL(1) << 40)
Manish V Badarkhe2801ed42020-04-28 04:53:32 +0100716#define HCR_E2H_BIT (ULL(1) << 34)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600717#define HCR_HCD_BIT (ULL(1) << 29)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000718#define HCR_TGE_BIT (ULL(1) << 27)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700719#define HCR_RW_SHIFT U(31)
720#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600721#define HCR_TWE_BIT (ULL(1) << 14)
722#define HCR_TWI_BIT (ULL(1) << 13)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100723#define HCR_AMO_BIT (ULL(1) << 5)
724#define HCR_IMO_BIT (ULL(1) << 4)
725#define HCR_FMO_BIT (ULL(1) << 3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100726
Gerald Lejeune851dc7e2016-03-22 11:11:46 +0100727/* ISR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700728#define ISR_A_SHIFT U(8)
729#define ISR_I_SHIFT U(7)
730#define ISR_F_SHIFT U(6)
Gerald Lejeune851dc7e2016-03-22 11:11:46 +0100731
Achin Gupta4f6ad662013-10-25 09:08:21 +0100732/* CNTHCTL_EL2 definitions */
David Cunadofee86532017-04-13 22:38:29 +0100733#define CNTHCTL_RESET_VAL U(0x0)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700734#define EVNTEN_BIT (U(1) << 2)
735#define EL1PCEN_BIT (U(1) << 1)
736#define EL1PCTEN_BIT (U(1) << 0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100737
738/* CNTKCTL_EL1 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700739#define EL0PTEN_BIT (U(1) << 9)
740#define EL0VTEN_BIT (U(1) << 8)
741#define EL0PCTEN_BIT (U(1) << 0)
742#define EL0VCTEN_BIT (U(1) << 1)
743#define EVNTEN_BIT (U(1) << 2)
744#define EVNTDIR_BIT (U(1) << 3)
745#define EVNTI_SHIFT U(4)
746#define EVNTI_MASK U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100747
748/* CPTR_EL3 definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700749#define TCPAC_BIT (U(1) << 31)
Chris Kaya5fde282021-05-26 11:58:23 +0100750#define TAM_SHIFT U(30)
751#define TAM_BIT (U(1) << TAM_SHIFT)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700752#define TTA_BIT (U(1) << 20)
johpow019baade32021-07-08 14:14:00 -0500753#define ESM_BIT (U(1) << 12)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700754#define TFP_BIT (U(1) << 10)
David Cunadoce88eee2017-10-20 11:30:57 +0100755#define CPTR_EZ_BIT (U(1) << 8)
johpow019baade32021-07-08 14:14:00 -0500756#define CPTR_EL3_RESET_VAL ((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \
757 ~(CPTR_EZ_BIT | ESM_BIT))
David Cunadofee86532017-04-13 22:38:29 +0100758
759/* CPTR_EL2 definitions */
760#define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
761#define CPTR_EL2_TCPAC_BIT (U(1) << 31)
Chris Kaya5fde282021-05-26 11:58:23 +0100762#define CPTR_EL2_TAM_SHIFT U(30)
763#define CPTR_EL2_TAM_BIT (U(1) << CPTR_EL2_TAM_SHIFT)
johpow019baade32021-07-08 14:14:00 -0500764#define CPTR_EL2_SMEN_MASK ULL(0x3)
765#define CPTR_EL2_SMEN_SHIFT U(24)
David Cunadofee86532017-04-13 22:38:29 +0100766#define CPTR_EL2_TTA_BIT (U(1) << 20)
johpow019baade32021-07-08 14:14:00 -0500767#define CPTR_EL2_TSM_BIT (U(1) << 12)
David Cunadofee86532017-04-13 22:38:29 +0100768#define CPTR_EL2_TFP_BIT (U(1) << 10)
David Cunadoce88eee2017-10-20 11:30:57 +0100769#define CPTR_EL2_TZ_BIT (U(1) << 8)
David Cunadofee86532017-04-13 22:38:29 +0100770#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100771
Manish Pandey5693afe2021-10-06 17:28:09 +0100772/* VTCR_EL2 definitions */
johpow019baade32021-07-08 14:14:00 -0500773#define VTCR_RESET_VAL U(0x0)
774#define VTCR_EL2_MSA (U(1) << 31)
Manish Pandey5693afe2021-10-06 17:28:09 +0100775
Achin Gupta4f6ad662013-10-25 09:08:21 +0100776/* CPSR/SPSR definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700777#define DAIF_FIQ_BIT (U(1) << 0)
778#define DAIF_IRQ_BIT (U(1) << 1)
779#define DAIF_ABT_BIT (U(1) << 2)
780#define DAIF_DBG_BIT (U(1) << 3)
Manish Pandey5cfe5152024-01-09 15:55:20 +0000781#define SPSR_V_BIT (U(1) << 28)
782#define SPSR_C_BIT (U(1) << 29)
783#define SPSR_Z_BIT (U(1) << 30)
784#define SPSR_N_BIT (U(1) << 31)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700785#define SPSR_DAIF_SHIFT U(6)
786#define SPSR_DAIF_MASK U(0xf)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100787
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700788#define SPSR_AIF_SHIFT U(6)
789#define SPSR_AIF_MASK U(0x7)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100790
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700791#define SPSR_E_SHIFT U(9)
792#define SPSR_E_MASK U(0x1)
793#define SPSR_E_LITTLE U(0x0)
794#define SPSR_E_BIG U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100795
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700796#define SPSR_T_SHIFT U(5)
797#define SPSR_T_MASK U(0x1)
798#define SPSR_T_ARM U(0x0)
799#define SPSR_T_THUMB U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100800
Dimitris Papastamosc52ebdc2017-12-18 13:46:21 +0000801#define SPSR_M_SHIFT U(4)
802#define SPSR_M_MASK U(0x1)
803#define SPSR_M_AARCH64 U(0x0)
804#define SPSR_M_AARCH32 U(0x1)
Manish Pandey5cfe5152024-01-09 15:55:20 +0000805#define SPSR_M_EL1H U(0x5)
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500806#define SPSR_M_EL2H U(0x9)
Dimitris Papastamosc52ebdc2017-12-18 13:46:21 +0000807
Alexei Fedorov813c9f92020-03-03 13:31:58 +0000808#define SPSR_EL_SHIFT U(2)
809#define SPSR_EL_WIDTH U(2)
810
Manish Pandey5cfe5152024-01-09 15:55:20 +0000811#define SPSR_BTYPE_SHIFT_AARCH64 U(10)
812#define SPSR_BTYPE_MASK_AARCH64 U(0x3)
813#define SPSR_SSBS_SHIFT_AARCH64 U(12)
Daniel Boulby44b43332020-11-25 16:36:46 +0000814#define SPSR_SSBS_BIT_AARCH64 (ULL(1) << SPSR_SSBS_SHIFT_AARCH64)
815#define SPSR_SSBS_SHIFT_AARCH32 U(23)
816#define SPSR_SSBS_BIT_AARCH32 (ULL(1) << SPSR_SSBS_SHIFT_AARCH32)
Manish Pandey5cfe5152024-01-09 15:55:20 +0000817#define SPSR_ALLINT_BIT_AARCH64 BIT_64(13)
818#define SPSR_IL_BIT BIT_64(20)
819#define SPSR_SS_BIT BIT_64(21)
Daniel Boulby44b43332020-11-25 16:36:46 +0000820#define SPSR_PAN_BIT BIT_64(22)
Manish Pandey5cfe5152024-01-09 15:55:20 +0000821#define SPSR_UAO_BIT_AARCH64 BIT_64(23)
Daniel Boulby44b43332020-11-25 16:36:46 +0000822#define SPSR_DIT_BIT BIT(24)
Daniel Boulby44b43332020-11-25 16:36:46 +0000823#define SPSR_TCO_BIT_AARCH64 BIT_64(25)
Manish Pandey5cfe5152024-01-09 15:55:20 +0000824#define SPSR_PM_BIT_AARCH64 BIT_64(32)
825#define SPSR_PPEND_BIT BIT(33)
826#define SPSR_EXLOCK_BIT_AARCH64 BIT_64(34)
827#define SPSR_NZCV (SPSR_V_BIT | SPSR_C_BIT | SPSR_Z_BIT | SPSR_N_BIT)
John Tsichritzis55534172019-07-23 11:12:41 +0100828
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100829#define DISABLE_ALL_EXCEPTIONS \
830 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000831#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
832
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000833/*
834 * RMR_EL3 definitions
835 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700836#define RMR_EL3_RR_BIT (U(1) << 1)
837#define RMR_EL3_AA64_BIT (U(1) << 0)
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000838
839/*
840 * HI-VECTOR address for AArch32 state
841 */
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000842#define HI_VECTOR_BASE U(0xFFFF0000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100843
844/*
Elyes Haouas2be03c02023-02-13 09:14:48 +0100845 * TCR definitions
Achin Gupta4f6ad662013-10-25 09:08:21 +0100846 */
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000847#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100848#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700849#define TCR_EL1_IPS_SHIFT U(32)
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100850#define TCR_EL2_PS_SHIFT U(16)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700851#define TCR_EL3_PS_SHIFT U(16)
Lin Ma741a3822014-06-27 16:56:30 -0700852
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100853#define TCR_TxSZ_MIN ULL(16)
854#define TCR_TxSZ_MAX ULL(39)
Sathees Balya74155972019-01-25 11:36:01 +0000855#define TCR_TxSZ_MAX_TTST ULL(48)
Antonio Nino Diazd48ae612016-08-02 09:21:41 +0100856
Antonio Nino Diaz37f97a52019-03-27 11:10:31 +0000857#define TCR_T0SZ_SHIFT U(0)
858#define TCR_T1SZ_SHIFT U(16)
859
Lin Ma741a3822014-06-27 16:56:30 -0700860/* (internal) physical address size bits in EL3/EL1 */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100861#define TCR_PS_BITS_4GB ULL(0x0)
862#define TCR_PS_BITS_64GB ULL(0x1)
863#define TCR_PS_BITS_1TB ULL(0x2)
864#define TCR_PS_BITS_4TB ULL(0x3)
865#define TCR_PS_BITS_16TB ULL(0x4)
866#define TCR_PS_BITS_256TB ULL(0x5)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100867
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700868#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
869#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
870#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
871#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
872#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
873#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100874
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100875#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
876#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
877#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
878#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100879
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100880#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
881#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
882#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
883#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100884
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100885#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
886#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
887#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100888
Antonio Nino Diaz37f97a52019-03-27 11:10:31 +0000889#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
890#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
891#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
892#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
893
894#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
895#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
896#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
897#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
898
899#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
900#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
901#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
902
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100903#define TCR_TG0_SHIFT U(14)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100904#define TCR_TG0_MASK ULL(3)
Antonio Nino Diazc41f2062017-10-24 10:07:35 +0100905#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
906#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
907#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
908
Antonio Nino Diaz37f97a52019-03-27 11:10:31 +0000909#define TCR_TG1_SHIFT U(30)
910#define TCR_TG1_MASK ULL(3)
911#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
912#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
913#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
914
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100915#define TCR_EPD0_BIT (ULL(1) << 7)
916#define TCR_EPD1_BIT (ULL(1) << 23)
Antonio Nino Diazc8274a82017-09-15 10:30:34 +0100917
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700918#define MODE_SP_SHIFT U(0x0)
919#define MODE_SP_MASK U(0x1)
920#define MODE_SP_EL0 U(0x0)
921#define MODE_SP_ELX U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100922
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700923#define MODE_RW_SHIFT U(0x4)
924#define MODE_RW_MASK U(0x1)
925#define MODE_RW_64 U(0x0)
926#define MODE_RW_32 U(0x1)
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100927
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700928#define MODE_EL_SHIFT U(0x2)
929#define MODE_EL_MASK U(0x3)
Alexei Fedorov813c9f92020-03-03 13:31:58 +0000930#define MODE_EL_WIDTH U(0x2)
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700931#define MODE_EL3 U(0x3)
932#define MODE_EL2 U(0x2)
933#define MODE_EL1 U(0x1)
934#define MODE_EL0 U(0x0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100935
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700936#define MODE32_SHIFT U(0)
937#define MODE32_MASK U(0xf)
938#define MODE32_usr U(0x0)
939#define MODE32_fiq U(0x1)
940#define MODE32_irq U(0x2)
941#define MODE32_svc U(0x3)
942#define MODE32_mon U(0x6)
943#define MODE32_abt U(0x7)
944#define MODE32_hyp U(0xa)
945#define MODE32_und U(0xb)
946#define MODE32_sys U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100947
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100948#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
949#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
950#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
951#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100952
John Tsichritzis55534172019-07-23 11:12:41 +0100953#define SPSR_64(el, sp, daif) \
954 (((MODE_RW_64 << MODE_RW_SHIFT) | \
955 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
956 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
957 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \
958 (~(SPSR_SSBS_BIT_AARCH64)))
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100959
960#define SPSR_MODE32(mode, isa, endian, aif) \
John Tsichritzis55534172019-07-23 11:12:41 +0100961 (((MODE_RW_32 << MODE_RW_SHIFT) | \
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700962 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
963 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
964 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
John Tsichritzis55534172019-07-23 11:12:41 +0100965 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \
966 (~(SPSR_SSBS_BIT_AARCH32)))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100967
Dan Handley0cdebbd2015-03-30 17:15:16 +0100968/*
Isla Mitchellc4a1a072017-08-07 11:20:13 +0100969 * TTBR Definitions
970 */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100971#define TTBR_CNP_BIT ULL(0x1)
Isla Mitchellc4a1a072017-08-07 11:20:13 +0100972
973/*
Dan Handley0cdebbd2015-03-30 17:15:16 +0100974 * CTR_EL0 definitions
975 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700976#define CTR_CWG_SHIFT U(24)
977#define CTR_CWG_MASK U(0xf)
978#define CTR_ERG_SHIFT U(20)
979#define CTR_ERG_MASK U(0xf)
980#define CTR_DMINLINE_SHIFT U(16)
981#define CTR_DMINLINE_MASK U(0xf)
982#define CTR_L1IP_SHIFT U(14)
983#define CTR_L1IP_MASK U(0x3)
984#define CTR_IMINLINE_SHIFT U(0)
985#define CTR_IMINLINE_MASK U(0xf)
Dan Handley0cdebbd2015-03-30 17:15:16 +0100986
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700987#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100988
Achin Gupta405406d2014-05-09 12:00:17 +0100989/* Physical timer control register bit fields shifts and masks */
johpow01fa59c6f2020-10-02 13:41:11 -0500990#define CNTP_CTL_ENABLE_SHIFT U(0)
991#define CNTP_CTL_IMASK_SHIFT U(1)
992#define CNTP_CTL_ISTATUS_SHIFT U(2)
Achin Gupta405406d2014-05-09 12:00:17 +0100993
johpow01fa59c6f2020-10-02 13:41:11 -0500994#define CNTP_CTL_ENABLE_MASK U(1)
995#define CNTP_CTL_IMASK_MASK U(1)
996#define CNTP_CTL_ISTATUS_MASK U(1)
Achin Gupta405406d2014-05-09 12:00:17 +0100997
Varun Wadekar787a1292018-06-18 16:15:51 -0700998/* Physical timer control macros */
999#define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT)
1000#define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT)
1001
Achin Gupta4f6ad662013-10-25 09:08:21 +01001002/* Exception Syndrome register bits and bobs */
Varun Wadekarc6a11f62017-05-25 18:04:48 -07001003#define ESR_EC_SHIFT U(26)
1004#define ESR_EC_MASK U(0x3f)
1005#define ESR_EC_LENGTH U(6)
Justin Chadwell83e04882019-08-20 11:01:52 +01001006#define ESR_ISS_SHIFT U(0)
1007#define ESR_ISS_LENGTH U(25)
Manish Pandey5cfe5152024-01-09 15:55:20 +00001008#define ESR_IL_BIT (U(1) << 25)
Varun Wadekarc6a11f62017-05-25 18:04:48 -07001009#define EC_UNKNOWN U(0x0)
1010#define EC_WFE_WFI U(0x1)
1011#define EC_AARCH32_CP15_MRC_MCR U(0x3)
1012#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
1013#define EC_AARCH32_CP14_MRC_MCR U(0x5)
1014#define EC_AARCH32_CP14_LDC_STC U(0x6)
1015#define EC_FP_SIMD U(0x7)
1016#define EC_AARCH32_CP10_MRC U(0x8)
1017#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
1018#define EC_ILLEGAL U(0xe)
1019#define EC_AARCH32_SVC U(0x11)
1020#define EC_AARCH32_HVC U(0x12)
1021#define EC_AARCH32_SMC U(0x13)
1022#define EC_AARCH64_SVC U(0x15)
1023#define EC_AARCH64_HVC U(0x16)
1024#define EC_AARCH64_SMC U(0x17)
1025#define EC_AARCH64_SYS U(0x18)
Manish Pandeya4752e22023-10-11 11:52:24 +01001026#define EC_IMP_DEF_EL3 U(0x1f)
Varun Wadekarc6a11f62017-05-25 18:04:48 -07001027#define EC_IABORT_LOWER_EL U(0x20)
1028#define EC_IABORT_CUR_EL U(0x21)
1029#define EC_PC_ALIGN U(0x22)
1030#define EC_DABORT_LOWER_EL U(0x24)
1031#define EC_DABORT_CUR_EL U(0x25)
1032#define EC_SP_ALIGN U(0x26)
1033#define EC_AARCH32_FP U(0x28)
1034#define EC_AARCH64_FP U(0x2c)
1035#define EC_SERROR U(0x2f)
Justin Chadwell83e04882019-08-20 11:01:52 +01001036#define EC_BRK U(0x3c)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001037
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +00001038/*
1039 * External Abort bit in Instruction and Data Aborts synchronous exception
1040 * syndromes.
1041 */
1042#define ESR_ISS_EABORT_EA_BIT U(9)
1043
Varun Wadekarc6a11f62017-05-25 18:04:48 -07001044#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001045
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -08001046/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
Varun Wadekarc6a11f62017-05-25 18:04:48 -07001047#define RMR_RESET_REQUEST_SHIFT U(0x1)
1048#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -08001049
Dan Handleyed6ff952014-05-14 17:44:19 +01001050/*******************************************************************************
Antonio Nino Diazac998032017-02-27 17:23:54 +00001051 * Definitions of register offsets, fields and macros for CPU system
1052 * instructions.
1053 ******************************************************************************/
1054
Varun Wadekarc6a11f62017-05-25 18:04:48 -07001055#define TLBI_ADDR_SHIFT U(12)
Antonio Nino Diazac998032017-02-27 17:23:54 +00001056#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
1057#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
1058
1059/*******************************************************************************
Dan Handleyed6ff952014-05-14 17:44:19 +01001060 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
1061 * system level implementation of the Generic Timer.
1062 ******************************************************************************/
Soby Mathew2d9f7952018-06-11 16:21:30 +01001063#define CNTCTLBASE_CNTFRQ U(0x0)
Varun Wadekarc6a11f62017-05-25 18:04:48 -07001064#define CNTNSAR U(0x4)
1065#define CNTNSAR_NS_SHIFT(x) (x)
Dan Handleyed6ff952014-05-14 17:44:19 +01001066
Varun Wadekarc6a11f62017-05-25 18:04:48 -07001067#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
1068#define CNTACR_RPCT_SHIFT U(0x0)
1069#define CNTACR_RVCT_SHIFT U(0x1)
1070#define CNTACR_RFRQ_SHIFT U(0x2)
1071#define CNTACR_RVOFF_SHIFT U(0x3)
1072#define CNTACR_RWVT_SHIFT U(0x4)
1073#define CNTACR_RWPT_SHIFT U(0x5)
Dan Handleyed6ff952014-05-14 17:44:19 +01001074
Soby Mathew2d9f7952018-06-11 16:21:30 +01001075/*******************************************************************************
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +00001076 * Definitions of register offsets and fields in the CNTBaseN Frame of the
Soby Mathew2d9f7952018-06-11 16:21:30 +01001077 * system level implementation of the Generic Timer.
1078 ******************************************************************************/
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +00001079/* Physical Count register. */
1080#define CNTPCT_LO U(0x0)
1081/* Counter Frequency register. */
1082#define CNTBASEN_CNTFRQ U(0x10)
1083/* Physical Timer CompareValue register. */
1084#define CNTP_CVAL_LO U(0x20)
1085/* Physical Timer Control register. */
1086#define CNTP_CTL U(0x2c)
Soby Mathew2d9f7952018-06-11 16:21:30 +01001087
David Cunado5f55e282016-10-31 17:37:34 +00001088/* PMCR_EL0 definitions */
David Cunado4168f2f2017-10-02 17:41:39 +01001089#define PMCR_EL0_RESET_VAL U(0x0)
Varun Wadekarc6a11f62017-05-25 18:04:48 -07001090#define PMCR_EL0_N_SHIFT U(11)
1091#define PMCR_EL0_N_MASK U(0x1f)
David Cunado5f55e282016-10-31 17:37:34 +00001092#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
Alexei Fedorov503bbf32019-08-13 15:17:53 +01001093#define PMCR_EL0_LP_BIT (U(1) << 7)
David Cunado4168f2f2017-10-02 17:41:39 +01001094#define PMCR_EL0_LC_BIT (U(1) << 6)
1095#define PMCR_EL0_DP_BIT (U(1) << 5)
1096#define PMCR_EL0_X_BIT (U(1) << 4)
1097#define PMCR_EL0_D_BIT (U(1) << 3)
Alexei Fedorov503bbf32019-08-13 15:17:53 +01001098#define PMCR_EL0_C_BIT (U(1) << 2)
1099#define PMCR_EL0_P_BIT (U(1) << 1)
1100#define PMCR_EL0_E_BIT (U(1) << 0)
David Cunado5f55e282016-10-31 17:37:34 +00001101
Isla Mitchell02c63072017-07-21 14:44:36 +01001102/*******************************************************************************
David Cunadoce88eee2017-10-20 11:30:57 +01001103 * Definitions for system register interface to SVE
1104 ******************************************************************************/
1105#define ZCR_EL3 S3_6_C1_C2_0
1106#define ZCR_EL2 S3_4_C1_C2_0
1107
1108/* ZCR_EL3 definitions */
1109#define ZCR_EL3_LEN_MASK U(0xf)
1110
1111/* ZCR_EL2 definitions */
1112#define ZCR_EL2_LEN_MASK U(0xf)
1113
1114/*******************************************************************************
johpow019baade32021-07-08 14:14:00 -05001115 * Definitions for system register interface to SME as needed in EL3
1116 ******************************************************************************/
1117#define ID_AA64SMFR0_EL1 S3_0_C0_C4_5
1118#define SMCR_EL3 S3_6_C1_C2_6
1119
1120/* ID_AA64SMFR0_EL1 definitions */
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +00001121#define ID_AA64SMFR0_EL1_SME_FA64_SHIFT U(63)
1122#define ID_AA64SMFR0_EL1_SME_FA64_MASK U(0x1)
Sona Mathewe480ec22024-03-11 15:58:15 -05001123#define SME_FA64_IMPLEMENTED U(0x1)
Jayanth Dodderi Chidanandcfe053a2022-11-08 10:31:07 +00001124#define ID_AA64SMFR0_EL1_SME_VER_SHIFT U(55)
1125#define ID_AA64SMFR0_EL1_SME_VER_MASK ULL(0xf)
Sona Mathewe480ec22024-03-11 15:58:15 -05001126#define SME_INST_IMPLEMENTED ULL(0x0)
1127#define SME2_INST_IMPLEMENTED ULL(0x1)
johpow019baade32021-07-08 14:14:00 -05001128
1129/* SMCR_ELx definitions */
1130#define SMCR_ELX_LEN_SHIFT U(0)
Jayanth Dodderi Chidanandcfe053a2022-11-08 10:31:07 +00001131#define SMCR_ELX_LEN_MAX U(0x1ff)
johpow019baade32021-07-08 14:14:00 -05001132#define SMCR_ELX_FA64_BIT (U(1) << 31)
Jayanth Dodderi Chidanandcfe053a2022-11-08 10:31:07 +00001133#define SMCR_ELX_EZT0_BIT (U(1) << 30)
johpow019baade32021-07-08 14:14:00 -05001134
1135/*******************************************************************************
Isla Mitchell02c63072017-07-21 14:44:36 +01001136 * Definitions of MAIR encodings for device and normal memory
1137 ******************************************************************************/
1138/*
1139 * MAIR encodings for device memory attributes.
1140 */
1141#define MAIR_DEV_nGnRnE ULL(0x0)
1142#define MAIR_DEV_nGnRE ULL(0x4)
1143#define MAIR_DEV_nGRE ULL(0x8)
1144#define MAIR_DEV_GRE ULL(0xc)
1145
1146/*
1147 * MAIR encodings for normal memory attributes.
1148 *
1149 * Cache Policy
1150 * WT: Write Through
1151 * WB: Write Back
1152 * NC: Non-Cacheable
1153 *
1154 * Transient Hint
1155 * NTR: Non-Transient
1156 * TR: Transient
1157 *
1158 * Allocation Policy
1159 * RA: Read Allocate
1160 * WA: Write Allocate
1161 * RWA: Read and Write Allocate
1162 * NA: No Allocation
1163 */
1164#define MAIR_NORM_WT_TR_WA ULL(0x1)
1165#define MAIR_NORM_WT_TR_RA ULL(0x2)
1166#define MAIR_NORM_WT_TR_RWA ULL(0x3)
1167#define MAIR_NORM_NC ULL(0x4)
1168#define MAIR_NORM_WB_TR_WA ULL(0x5)
1169#define MAIR_NORM_WB_TR_RA ULL(0x6)
1170#define MAIR_NORM_WB_TR_RWA ULL(0x7)
1171#define MAIR_NORM_WT_NTR_NA ULL(0x8)
1172#define MAIR_NORM_WT_NTR_WA ULL(0x9)
1173#define MAIR_NORM_WT_NTR_RA ULL(0xa)
1174#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
1175#define MAIR_NORM_WB_NTR_NA ULL(0xc)
1176#define MAIR_NORM_WB_NTR_WA ULL(0xd)
1177#define MAIR_NORM_WB_NTR_RA ULL(0xe)
1178#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
1179
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +01001180#define MAIR_NORM_OUTER_SHIFT U(4)
Isla Mitchell02c63072017-07-21 14:44:36 +01001181
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +01001182#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
1183 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Isla Mitchell02c63072017-07-21 14:44:36 +01001184
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +01001185/* PAR_EL1 fields */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +01001186#define PAR_F_SHIFT U(0)
1187#define PAR_F_MASK ULL(0x1)
Govindraj Rajae63794e2024-09-06 15:43:43 +01001188
1189#define PAR_D128_ADDR_MASK GENMASK(55, 12) /* 44-bits-wide page address */
1190#define PAR_ADDR_MASK GENMASK(51, 12) /* 40-bits-wide page address */
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +01001191
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +01001192/*******************************************************************************
1193 * Definitions for system register interface to SPE
1194 ******************************************************************************/
1195#define PMBLIMITR_EL1 S3_0_C9_C10_0
1196
Dimitris Papastamose08005a2017-10-12 13:02:29 +01001197/*******************************************************************************
Rohit Mathew3dc3cad2022-11-11 18:45:11 +00001198 * Definitions for system register interface, shifts and masks for MPAM
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +01001199 ******************************************************************************/
1200#define MPAMIDR_EL1 S3_0_C10_C4_4
1201#define MPAM2_EL2 S3_4_C10_C5_0
1202#define MPAMHCR_EL2 S3_4_C10_C4_0
1203#define MPAM3_EL3 S3_6_C10_C5_0
1204
Andre Przywara84b86532022-11-17 16:42:09 +00001205#define MPAMIDR_EL1_VPMR_MAX_SHIFT ULL(18)
1206#define MPAMIDR_EL1_VPMR_MAX_MASK ULL(0x7)
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +01001207/*******************************************************************************
johpow01fa59c6f2020-10-02 13:41:11 -05001208 * Definitions for system register interface to AMU for FEAT_AMUv1
Dimitris Papastamose08005a2017-10-12 13:02:29 +01001209 ******************************************************************************/
1210#define AMCR_EL0 S3_3_C13_C2_0
1211#define AMCFGR_EL0 S3_3_C13_C2_1
1212#define AMCGCR_EL0 S3_3_C13_C2_2
1213#define AMUSERENR_EL0 S3_3_C13_C2_3
1214#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
1215#define AMCNTENSET0_EL0 S3_3_C13_C2_5
1216#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
1217#define AMCNTENSET1_EL0 S3_3_C13_C3_1
1218
1219/* Activity Monitor Group 0 Event Counter Registers */
1220#define AMEVCNTR00_EL0 S3_3_C13_C4_0
1221#define AMEVCNTR01_EL0 S3_3_C13_C4_1
1222#define AMEVCNTR02_EL0 S3_3_C13_C4_2
1223#define AMEVCNTR03_EL0 S3_3_C13_C4_3
1224
1225/* Activity Monitor Group 0 Event Type Registers */
1226#define AMEVTYPER00_EL0 S3_3_C13_C6_0
1227#define AMEVTYPER01_EL0 S3_3_C13_C6_1
1228#define AMEVTYPER02_EL0 S3_3_C13_C6_2
1229#define AMEVTYPER03_EL0 S3_3_C13_C6_3
1230
Dimitris Papastamos525c37a2017-11-13 09:49:45 +00001231/* Activity Monitor Group 1 Event Counter Registers */
1232#define AMEVCNTR10_EL0 S3_3_C13_C12_0
1233#define AMEVCNTR11_EL0 S3_3_C13_C12_1
1234#define AMEVCNTR12_EL0 S3_3_C13_C12_2
1235#define AMEVCNTR13_EL0 S3_3_C13_C12_3
1236#define AMEVCNTR14_EL0 S3_3_C13_C12_4
1237#define AMEVCNTR15_EL0 S3_3_C13_C12_5
1238#define AMEVCNTR16_EL0 S3_3_C13_C12_6
1239#define AMEVCNTR17_EL0 S3_3_C13_C12_7
1240#define AMEVCNTR18_EL0 S3_3_C13_C13_0
1241#define AMEVCNTR19_EL0 S3_3_C13_C13_1
1242#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
1243#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
1244#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
1245#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
1246#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
1247#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
1248
1249/* Activity Monitor Group 1 Event Type Registers */
1250#define AMEVTYPER10_EL0 S3_3_C13_C14_0
1251#define AMEVTYPER11_EL0 S3_3_C13_C14_1
1252#define AMEVTYPER12_EL0 S3_3_C13_C14_2
1253#define AMEVTYPER13_EL0 S3_3_C13_C14_3
1254#define AMEVTYPER14_EL0 S3_3_C13_C14_4
1255#define AMEVTYPER15_EL0 S3_3_C13_C14_5
1256#define AMEVTYPER16_EL0 S3_3_C13_C14_6
1257#define AMEVTYPER17_EL0 S3_3_C13_C14_7
1258#define AMEVTYPER18_EL0 S3_3_C13_C15_0
1259#define AMEVTYPER19_EL0 S3_3_C13_C15_1
1260#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
1261#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
1262#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
1263#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
1264#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
1265#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
1266
Chris Kaya5fde282021-05-26 11:58:23 +01001267/* AMCNTENSET0_EL0 definitions */
1268#define AMCNTENSET0_EL0_Pn_SHIFT U(0)
1269#define AMCNTENSET0_EL0_Pn_MASK ULL(0xffff)
1270
1271/* AMCNTENSET1_EL0 definitions */
1272#define AMCNTENSET1_EL0_Pn_SHIFT U(0)
1273#define AMCNTENSET1_EL0_Pn_MASK ULL(0xffff)
1274
1275/* AMCNTENCLR0_EL0 definitions */
1276#define AMCNTENCLR0_EL0_Pn_SHIFT U(0)
1277#define AMCNTENCLR0_EL0_Pn_MASK ULL(0xffff)
1278
1279/* AMCNTENCLR1_EL0 definitions */
1280#define AMCNTENCLR1_EL0_Pn_SHIFT U(0)
1281#define AMCNTENCLR1_EL0_Pn_MASK ULL(0xffff)
1282
Alexei Fedorov7e6306b2020-07-14 08:17:56 +01001283/* AMCFGR_EL0 definitions */
1284#define AMCFGR_EL0_NCG_SHIFT U(28)
1285#define AMCFGR_EL0_NCG_MASK U(0xf)
1286#define AMCFGR_EL0_N_SHIFT U(0)
1287#define AMCFGR_EL0_N_MASK U(0xff)
1288
Dimitris Papastamos525c37a2017-11-13 09:49:45 +00001289/* AMCGCR_EL0 definitions */
Chris Kaya40141d2021-05-25 12:33:18 +01001290#define AMCGCR_EL0_CG0NC_SHIFT U(0)
1291#define AMCGCR_EL0_CG0NC_MASK U(0xff)
Dimitris Papastamos525c37a2017-11-13 09:49:45 +00001292#define AMCGCR_EL0_CG1NC_SHIFT U(8)
Dimitris Papastamos525c37a2017-11-13 09:49:45 +00001293#define AMCGCR_EL0_CG1NC_MASK U(0xff)
1294
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +01001295/* MPAM register definitions */
1296#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Arvind Ram Prakashab28d4b2023-10-11 12:10:56 -05001297#define MPAM3_EL3_TRAPLOWER_BIT (ULL(1) << 62)
Louis Mayencourtbdfa1032019-02-11 11:25:50 +00001298#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
Arvind Ram Prakashab28d4b2023-10-11 12:10:56 -05001299#define MPAM3_EL3_RESET_VAL MPAM3_EL3_TRAPLOWER_BIT
Louis Mayencourtbdfa1032019-02-11 11:25:50 +00001300
1301#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
1302#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +01001303
1304#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
1305
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +01001306/*******************************************************************************
johpow01fa59c6f2020-10-02 13:41:11 -05001307 * Definitions for system register interface to AMU for FEAT_AMUv1p1
1308 ******************************************************************************/
1309
1310/* Definition for register defining which virtual offsets are implemented. */
1311#define AMCG1IDR_EL0 S3_3_C13_C2_6
1312#define AMCG1IDR_CTR_MASK ULL(0xffff)
1313#define AMCG1IDR_CTR_SHIFT U(0)
1314#define AMCG1IDR_VOFF_MASK ULL(0xffff)
1315#define AMCG1IDR_VOFF_SHIFT U(16)
1316
1317/* New bit added to AMCR_EL0 */
Chris Kaya5fde282021-05-26 11:58:23 +01001318#define AMCR_CG1RZ_SHIFT U(17)
1319#define AMCR_CG1RZ_BIT (ULL(0x1) << AMCR_CG1RZ_SHIFT)
johpow01fa59c6f2020-10-02 13:41:11 -05001320
1321/*
1322 * Definitions for virtual offset registers for architected activity monitor
1323 * event counters.
1324 * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist.
1325 */
1326#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
1327#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
1328#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
1329
1330/*
1331 * Definitions for virtual offset registers for auxiliary activity monitor event
1332 * counters.
1333 */
1334#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
1335#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
1336#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
1337#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
1338#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
1339#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
1340#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
1341#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
1342#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
1343#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
1344#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
1345#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
1346#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
1347#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
1348#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
1349#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
1350
1351/*******************************************************************************
Zelalem Aweke79e3d292021-07-08 16:51:14 -05001352 * Realm management extension register definitions
1353 ******************************************************************************/
Zelalem Aweke79e3d292021-07-08 16:51:14 -05001354#define GPCCR_EL3 S3_6_C2_C1_6
Zelalem Aweke79e3d292021-07-08 16:51:14 -05001355#define GPTBR_EL3 S3_6_C2_C1_4
1356
Andre Przywara3edbfa72023-03-28 16:55:06 +01001357#define SCXTNUM_EL2 S3_4_C13_C0_7
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001358#define SCXTNUM_EL1 S3_0_C13_C0_7
1359#define SCXTNUM_EL0 S3_3_C13_C0_7
Andre Przywara3edbfa72023-03-28 16:55:06 +01001360
Zelalem Aweke79e3d292021-07-08 16:51:14 -05001361/*******************************************************************************
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +01001362 * RAS system registers
Sathees Balya0911df12018-12-06 13:33:24 +00001363 ******************************************************************************/
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +01001364#define DISR_EL1 S3_0_C12_C1_1
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +01001365#define DISR_A_BIT U(31)
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +01001366
Jeenu Viswambharan19f6cf22017-12-07 08:43:05 +00001367#define ERRIDR_EL1 S3_0_C5_C3_0
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +01001368#define ERRIDR_MASK U(0xffff)
Jeenu Viswambharan19f6cf22017-12-07 08:43:05 +00001369
1370#define ERRSELR_EL1 S3_0_C5_C3_1
1371
1372/* System register access to Standard Error Record registers */
1373#define ERXFR_EL1 S3_0_C5_C4_0
1374#define ERXCTLR_EL1 S3_0_C5_C4_1
1375#define ERXSTATUS_EL1 S3_0_C5_C4_2
1376#define ERXADDR_EL1 S3_0_C5_C4_3
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +00001377#define ERXPFGF_EL1 S3_0_C5_C4_4
1378#define ERXPFGCTL_EL1 S3_0_C5_C4_5
1379#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Jan Dabros82ef8bf2018-08-30 13:52:23 +02001380#define ERXMISC0_EL1 S3_0_C5_C5_0
1381#define ERXMISC1_EL1 S3_0_C5_C5_1
Jeenu Viswambharan19f6cf22017-12-07 08:43:05 +00001382
johpow017d52a8f2022-03-09 16:23:04 -06001383#define ERXCTLR_ED_SHIFT U(0)
1384#define ERXCTLR_ED_BIT (U(1) << ERXCTLR_ED_SHIFT)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +00001385#define ERXCTLR_UE_BIT (U(1) << 4)
1386
1387#define ERXPFGCTL_UC_BIT (U(1) << 1)
1388#define ERXPFGCTL_UEU_BIT (U(1) << 2)
1389#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
1390
1391/*******************************************************************************
1392 * Armv8.3 Pointer Authentication Registers
Sathees Balya0911df12018-12-06 13:33:24 +00001393 ******************************************************************************/
Antonio Nino Diaz594811b2019-01-31 11:58:00 +00001394#define APIAKeyLo_EL1 S3_0_C2_C1_0
1395#define APIAKeyHi_EL1 S3_0_C2_C1_1
1396#define APIBKeyLo_EL1 S3_0_C2_C1_2
1397#define APIBKeyHi_EL1 S3_0_C2_C1_3
1398#define APDAKeyLo_EL1 S3_0_C2_C2_0
1399#define APDAKeyHi_EL1 S3_0_C2_C2_1
1400#define APDBKeyLo_EL1 S3_0_C2_C2_2
1401#define APDBKeyHi_EL1 S3_0_C2_C2_3
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +00001402#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz594811b2019-01-31 11:58:00 +00001403#define APGAKeyHi_EL1 S3_0_C2_C3_1
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +00001404
Sathees Balya0911df12018-12-06 13:33:24 +00001405/*******************************************************************************
1406 * Armv8.4 Data Independent Timing Registers
1407 ******************************************************************************/
1408#define DIT S3_3_C4_C2_5
1409#define DIT_BIT BIT(24)
1410
John Tsichritzis1f9ff492019-03-04 16:41:26 +00001411/*******************************************************************************
1412 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1413 ******************************************************************************/
1414#define SSBS S3_3_C4_C2_6
1415
Justin Chadwell1c7c13a2019-07-18 14:25:33 +01001416/*******************************************************************************
1417 * Armv8.5 - Memory Tagging Extension Registers
1418 ******************************************************************************/
1419#define TFSRE0_EL1 S3_0_C5_C6_1
1420#define TFSR_EL1 S3_0_C5_C6_0
1421#define RGSR_EL1 S3_0_C1_C0_5
1422#define GCR_EL1 S3_0_C1_C0_6
1423
Harrison Mutai5af4b782024-01-02 16:55:44 +00001424#define GCR_EL1_RRND_BIT (UL(1) << 16)
1425
Madhukar Pappireddy90d65322019-10-30 14:24:39 -05001426/*******************************************************************************
Andre Przywarabdc76f12022-11-21 17:07:25 +00001427 * Armv8.5 - Random Number Generator Registers
1428 ******************************************************************************/
1429#define RNDR S3_3_C2_C4_0
1430#define RNDRRS S3_3_C2_C4_1
1431
1432/*******************************************************************************
johpow01f91e59f2021-08-04 19:38:18 -05001433 * FEAT_HCX - Extended Hypervisor Configuration Register
1434 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -05001435#define HCRX_EL2 S3_4_C1_C2_2
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001436#define HCRX_EL2_MSCEn_BIT (UL(1) << 11)
1437#define HCRX_EL2_MCE2_BIT (UL(1) << 10)
1438#define HCRX_EL2_CMOW_BIT (UL(1) << 9)
1439#define HCRX_EL2_VFNMI_BIT (UL(1) << 8)
1440#define HCRX_EL2_VINMI_BIT (UL(1) << 7)
1441#define HCRX_EL2_TALLINT_BIT (UL(1) << 6)
1442#define HCRX_EL2_SMPME_BIT (UL(1) << 5)
johpow019baade32021-07-08 14:14:00 -05001443#define HCRX_EL2_FGTnXS_BIT (UL(1) << 4)
1444#define HCRX_EL2_FnXS_BIT (UL(1) << 3)
1445#define HCRX_EL2_EnASR_BIT (UL(1) << 2)
1446#define HCRX_EL2_EnALS_BIT (UL(1) << 1)
1447#define HCRX_EL2_EnAS0_BIT (UL(1) << 0)
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001448#define HCRX_EL2_INIT_VAL ULL(0x0)
johpow01f91e59f2021-08-04 19:38:18 -05001449
1450/*******************************************************************************
Juan Pablo Condef7252982023-07-10 16:00:41 -05001451 * FEAT_FGT - Definitions for Fine-Grained Trap registers
1452 ******************************************************************************/
1453#define HFGITR_EL2_INIT_VAL ULL(0x180000000000000)
1454#define HFGRTR_EL2_INIT_VAL ULL(0xC4000000000000)
1455#define HFGWTR_EL2_INIT_VAL ULL(0xC4000000000000)
1456
1457/*******************************************************************************
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001458 * FEAT_TCR2 - Extended Translation Control Registers
Mark Brownc37eee72023-03-14 20:13:03 +00001459 ******************************************************************************/
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001460#define TCR2_EL1 S3_0_C2_C0_3
Mark Brownc37eee72023-03-14 20:13:03 +00001461#define TCR2_EL2 S3_4_C2_C0_3
1462
1463/*******************************************************************************
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001464 * Permission indirection and overlay Registers
Mark Brown293a6612023-03-14 20:48:43 +00001465 ******************************************************************************/
1466
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001467#define PIRE0_EL1 S3_0_C10_C2_2
Mark Brown293a6612023-03-14 20:48:43 +00001468#define PIRE0_EL2 S3_4_C10_C2_2
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001469#define PIR_EL1 S3_0_C10_C2_3
Mark Brown293a6612023-03-14 20:48:43 +00001470#define PIR_EL2 S3_4_C10_C2_3
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001471#define POR_EL1 S3_0_C10_C2_4
Mark Brown293a6612023-03-14 20:48:43 +00001472#define POR_EL2 S3_4_C10_C2_4
1473#define S2PIR_EL2 S3_4_C10_C2_5
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001474#define S2POR_EL1 S3_0_C10_C2_5
Mark Brown293a6612023-03-14 20:48:43 +00001475
1476/*******************************************************************************
Mark Brown326f2952023-03-14 21:33:04 +00001477 * FEAT_GCS - Guarded Control Stack Registers
1478 ******************************************************************************/
1479#define GCSCR_EL2 S3_4_C2_C5_0
1480#define GCSPR_EL2 S3_4_C2_C5_1
Manish Pandey5cfe5152024-01-09 15:55:20 +00001481#define GCSCR_EL1 S3_0_C2_C5_0
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001482#define GCSCRE0_EL1 S3_0_C2_C5_2
1483#define GCSPR_EL1 S3_0_C2_C5_1
1484#define GCSPR_EL0 S3_3_C2_C5_1
Manish Pandey5cfe5152024-01-09 15:55:20 +00001485
1486#define GCSCR_EXLOCK_EN_BIT (UL(1) << 6)
Mark Brown326f2952023-03-14 21:33:04 +00001487
1488/*******************************************************************************
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001489 * FEAT_TRF - Trace Filter Control Registers
1490 ******************************************************************************/
1491#define TRFCR_EL2 S3_4_C1_C2_1
1492#define TRFCR_EL1 S3_0_C1_C2_1
1493
1494/*******************************************************************************
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +01001495 * FEAT_THE - Translation Hardening Extension Registers
1496 ******************************************************************************/
1497#define RCWMASK_EL1 S3_0_C13_C0_6
1498#define RCWSMASK_EL1 S3_0_C13_C0_3
1499
1500/*******************************************************************************
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001501 * FEAT_SCTLR2 - Extension to SCTLR_ELx Registers
1502 ******************************************************************************/
1503#define SCTLR2_EL2 S3_4_C1_C0_3
1504#define SCTLR2_EL1 S3_0_C1_C0_3
1505
1506/*******************************************************************************
Madhukar Pappireddy90d65322019-10-30 14:24:39 -05001507 * Definitions for DynamicIQ Shared Unit registers
1508 ******************************************************************************/
1509#define CLUSTERPWRDN_EL1 S3_0_c15_c3_6
1510
1511/* CLUSTERPWRDN_EL1 register definitions */
1512#define DSU_CLUSTER_PWR_OFF 0
1513#define DSU_CLUSTER_PWR_ON 1
1514#define DSU_CLUSTER_PWR_MASK U(1)
Jacky Baidc4ed332023-09-13 09:21:40 +08001515#define DSU_CLUSTER_MEM_RET BIT(1)
Madhukar Pappireddy90d65322019-10-30 14:24:39 -05001516
Chris Kay03be39d2021-05-05 13:38:30 +01001517/*******************************************************************************
1518 * Definitions for CPU Power/Performance Management registers
1519 ******************************************************************************/
1520
1521#define CPUPPMCR_EL3 S3_6_C15_C2_0
1522#define CPUPPMCR_EL3_MPMMPINCTL_SHIFT UINT64_C(0)
1523#define CPUPPMCR_EL3_MPMMPINCTL_MASK UINT64_C(0x1)
1524
1525#define CPUMPMMCR_EL3 S3_6_C15_C2_1
1526#define CPUMPMMCR_EL3_MPMM_EN_SHIFT UINT64_C(0)
1527#define CPUMPMMCR_EL3_MPMM_EN_MASK UINT64_C(0x1)
1528
Andre Przywarac735f1c2022-11-25 14:10:13 +00001529/* alternative system register encoding for the "sb" speculation barrier */
1530#define SYSREG_SB S0_3_C3_C0_7
1531
Arvind Ram Prakasheaa90192023-12-21 00:25:52 -06001532#define CLUSTERPMCR_EL1 S3_0_C15_C5_0
1533#define CLUSTERPMCNTENSET_EL1 S3_0_C15_C5_1
1534#define CLUSTERPMCCNTR_EL1 S3_0_C15_C6_0
1535#define CLUSTERPMOVSSET_EL1 S3_0_C15_C5_3
1536#define CLUSTERPMOVSCLR_EL1 S3_0_C15_C5_4
1537#define CLUSTERPMSELR_EL1 S3_0_C15_C5_5
1538#define CLUSTERPMXEVTYPER_EL1 S3_0_C15_C6_1
1539#define CLUSTERPMXEVCNTR_EL1 S3_0_C15_C6_2
1540
1541#define CLUSTERPMCR_E_BIT BIT(0)
1542#define CLUSTERPMCR_N_SHIFT U(11)
1543#define CLUSTERPMCR_N_MASK U(0x1f)
1544
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +01001545#endif /* ARCH_H */