blob: 52686facad702d9e914c31e83ec09f5512850715 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Manish V Badarkhee40334d2021-01-23 10:55:12 +00002 * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8
9#include <common/debug.h>
10#include <drivers/arm/cci.h>
11#include <drivers/arm/ccn.h>
12#include <drivers/arm/gicv2.h>
Alexei Fedorov7131d832019-08-16 14:15:59 +010013#include <drivers/arm/sp804_delay_timer.h>
14#include <drivers/generic_delay_timer.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <lib/mmio.h>
Manish V Badarkhea637c3f2020-08-04 17:09:10 +010016#include <lib/smccc.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <lib/xlat_tables/xlat_tables_compat.h>
Antonio Nino Diaza320ecd2019-01-15 14:19:50 +000018#include <platform_def.h>
Manish V Badarkhea637c3f2020-08-04 17:09:10 +010019#include <services/arm_arch_svc.h>
Olivier Deprez21cf3602020-07-30 17:18:33 +020020#if SPM_MM
Paul Beesley45f40282019-10-15 10:57:42 +000021#include <services/spm_mm_partition.h>
Olivier Deprez21cf3602020-07-30 17:18:33 +020022#endif
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000023
Manish V Badarkhea637c3f2020-08-04 17:09:10 +010024#include <plat/arm/common/arm_config.h>
25#include <plat/arm/common/plat_arm.h>
26#include <plat/common/platform.h>
27
Roberto Vargas2ca18d92018-02-12 12:36:17 +000028#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010029
Achin Gupta1fa7eb62015-11-03 14:18:34 +000030/* Defines for GIC Driver build time selection */
31#define FVP_GICV2 1
32#define FVP_GICV3 2
Achin Gupta1fa7eb62015-11-03 14:18:34 +000033
Achin Gupta4f6ad662013-10-25 09:08:21 +010034/*******************************************************************************
Dan Handley2b6b5742015-03-19 19:17:53 +000035 * arm_config holds the characteristics of the differences between the three FVP
36 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
Vikram Kanigirifbb13012016-02-15 11:54:14 +000037 * at each boot stage by the primary before enabling the MMU (to allow
38 * interconnect configuration) & used thereafter. Each BL will have its own copy
39 * to allow independent operation.
Achin Gupta4f6ad662013-10-25 09:08:21 +010040 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +000041arm_config_t arm_config;
Soby Mathewb08bc042014-09-03 17:48:44 +010042
43#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
44 DEVICE0_SIZE, \
45 MT_DEVICE | MT_RW | MT_SECURE)
46
47#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
48 DEVICE1_SIZE, \
49 MT_DEVICE | MT_RW | MT_SECURE)
50
Manish V Badarkheb24c6372021-01-24 03:26:50 +000051#if FVP_GICR_REGION_PROTECTION
52#define MAP_GICD_MEM MAP_REGION_FLAT(BASE_GICD_BASE, \
53 BASE_GICD_SIZE, \
54 MT_DEVICE | MT_RW | MT_SECURE)
55
56/* Map all core's redistributor memory as read-only. After boots up,
57 * per-core map its redistributor memory as read-write */
58#define MAP_GICR_MEM MAP_REGION_FLAT(BASE_GICR_BASE, \
59 (BASE_GICR_SIZE * PLATFORM_CORE_COUNT),\
60 MT_DEVICE | MT_RO | MT_SECURE)
61#endif /* FVP_GICR_REGION_PROTECTION */
62
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010063/*
64 * Need to be mapped with write permissions in order to set a new non-volatile
65 * counter value.
66 */
Juan Castillo31a68f02015-04-14 12:49:03 +010067#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
68 DEVICE2_SIZE, \
Antonio Nino Diaz9d602fe2016-05-20 14:14:16 +010069 MT_DEVICE | MT_RW | MT_SECURE)
Juan Castillo31a68f02015-04-14 12:49:03 +010070
Jon Medhurstb1eb0932014-02-26 16:27:53 +000071/*
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010072 * Table of memory regions for various BL stages to map using the MMU.
Roberto Vargas344ff022018-10-19 16:44:18 +010073 * This doesn't include Trusted SRAM as setup_page_tables() already takes care
74 * of mapping it.
Sandrine Bailleux889ca032016-06-14 17:01:00 +010075 *
76 * The flash needs to be mapped as writable in order to erase the FIP's Table of
77 * Contents in case of unrecoverable error (see plat_error_handler()).
Jon Medhurstb1eb0932014-02-26 16:27:53 +000078 */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090079#ifdef IMAGE_BL1
Dan Handley2b6b5742015-03-19 19:17:53 +000080const mmap_region_t plat_arm_mmap[] = {
81 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010082 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000083 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010084 MAP_DEVICE0,
Manish V Badarkhee40334d2021-01-23 10:55:12 +000085#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Soby Mathewb08bc042014-09-03 17:48:44 +010086 MAP_DEVICE1,
Manish V Badarkhee40334d2021-01-23 10:55:12 +000087#endif
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010088#if TRUSTED_BOARD_BOOT
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010089 /* To access the Root of Trust Public Key registers. */
90 MAP_DEVICE2,
91 /* Map DRAM to authenticate NS_BL2U image. */
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010092 ARM_MAP_NS_DRAM1,
93#endif
Soby Mathewb08bc042014-09-03 17:48:44 +010094 {0}
95};
96#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090097#ifdef IMAGE_BL2
Dan Handley2b6b5742015-03-19 19:17:53 +000098const mmap_region_t plat_arm_mmap[] = {
99 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +0100100 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +0000101 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100102 MAP_DEVICE0,
Manish V Badarkhee40334d2021-01-23 10:55:12 +0000103#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Soby Mathewb08bc042014-09-03 17:48:44 +0100104 MAP_DEVICE1,
Manish V Badarkhee40334d2021-01-23 10:55:12 +0000105#endif
Dan Handley2b6b5742015-03-19 19:17:53 +0000106 ARM_MAP_NS_DRAM1,
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700107#ifdef __aarch64__
Roberto Vargasf8fda102017-08-08 11:27:20 +0100108 ARM_MAP_DRAM2,
109#endif
Achin Guptae97351d2019-10-11 15:15:19 +0100110#if defined(SPD_spmd)
111 ARM_MAP_TRUSTED_DRAM,
112#endif
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +0100113#ifdef SPD_tspd
Dan Handley2b6b5742015-03-19 19:17:53 +0000114 ARM_MAP_TSP_SEC_MEM,
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +0100115#endif
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +0100116#if TRUSTED_BOARD_BOOT
117 /* To access the Root of Trust Public Key registers. */
118 MAP_DEVICE2,
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100119#if !BL2_AT_EL3
John Tsichritzisc34341a2018-07-30 13:41:52 +0100120 ARM_MAP_BL1_RW,
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100121#endif
John Tsichritzisc34341a2018-07-30 13:41:52 +0100122#endif /* TRUSTED_BOARD_BOOT */
Paul Beesleyfe975b42019-09-16 11:29:03 +0000123#if SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000124 ARM_SP_IMAGE_MMAP,
125#endif
David Wang0ba499f2016-03-07 11:02:57 +0800126#if ARM_BL31_IN_DRAM
127 ARM_MAP_BL31_SEC_DRAM,
128#endif
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200129#ifdef SPD_opteed
Soby Mathew874fc9e2017-09-01 13:43:50 +0100130 ARM_MAP_OPTEE_CORE_MEM,
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200131 ARM_OPTEE_PAGEABLE_LOAD_MEM,
132#endif
Soby Mathewb08bc042014-09-03 17:48:44 +0100133 {0}
134};
135#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900136#ifdef IMAGE_BL2U
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100137const mmap_region_t plat_arm_mmap[] = {
138 MAP_DEVICE0,
139 V2M_MAP_IOFPGA,
140 {0}
141};
142#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900143#ifdef IMAGE_BL31
Dan Handley2b6b5742015-03-19 19:17:53 +0000144const mmap_region_t plat_arm_mmap[] = {
145 ARM_MAP_SHARED_RAM,
Ambroise Vincent9660dc12019-07-12 13:47:03 +0100146#if USE_DEBUGFS
147 /* Required by devfip, can be removed if devfip is not used */
148 V2M_MAP_FLASH0_RW,
149#endif /* USE_DEBUGFS */
Soby Mathew9ca28062017-10-11 16:08:58 +0100150 ARM_MAP_EL3_TZC_DRAM,
Dan Handley2b6b5742015-03-19 19:17:53 +0000151 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100152 MAP_DEVICE0,
Manish V Badarkheb24c6372021-01-24 03:26:50 +0000153#if FVP_GICR_REGION_PROTECTION
154 MAP_GICD_MEM,
155 MAP_GICR_MEM,
156#else
Soby Mathewb08bc042014-09-03 17:48:44 +0100157 MAP_DEVICE1,
Manish V Badarkheb24c6372021-01-24 03:26:50 +0000158#endif /* FVP_GICR_REGION_PROTECTION */
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100159 ARM_V2M_MAP_MEM_PROTECT,
Paul Beesleyfe975b42019-09-16 11:29:03 +0000160#if SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000161 ARM_SPM_BUF_EL3_MMAP,
162#endif
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600163 /* Required by fconf APIs to read HW_CONFIG dtb loaded into DRAM */
Madhukar Pappireddyaa1121f2020-03-13 13:00:17 -0500164 ARM_DTB_DRAM_NS,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000165 {0}
166};
167
Paul Beesleyfe975b42019-09-16 11:29:03 +0000168#if defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000169const mmap_region_t plat_arm_secure_partition_mmap[] = {
170 V2M_MAP_IOFPGA_EL0, /* for the UART */
Sandrine Bailleux4808f8b2018-01-12 15:50:12 +0100171 MAP_REGION_FLAT(DEVICE0_BASE, \
172 DEVICE0_SIZE, \
173 MT_DEVICE | MT_RO | MT_SECURE | MT_USER),
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000174 ARM_SP_IMAGE_MMAP,
175 ARM_SP_IMAGE_NS_BUF_MMAP,
176 ARM_SP_IMAGE_RW_MMAP,
177 ARM_SPM_BUF_EL0_MMAP,
Soby Mathewb08bc042014-09-03 17:48:44 +0100178 {0}
179};
180#endif
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000181#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900182#ifdef IMAGE_BL32
Dan Handley2b6b5742015-03-19 19:17:53 +0000183const mmap_region_t plat_arm_mmap[] = {
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700184#ifndef __aarch64__
Soby Mathew0d268dc2016-07-11 14:13:56 +0100185 ARM_MAP_SHARED_RAM,
Joel Hutton10503cc2018-03-15 11:33:44 +0000186 ARM_V2M_MAP_MEM_PROTECT,
Soby Mathew0d268dc2016-07-11 14:13:56 +0100187#endif
Dan Handley2b6b5742015-03-19 19:17:53 +0000188 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100189 MAP_DEVICE0,
190 MAP_DEVICE1,
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600191 /* Required by fconf APIs to read HW_CONFIG dtb loaded into DRAM */
Madhukar Pappireddyaa1121f2020-03-13 13:00:17 -0500192 ARM_DTB_DRAM_NS,
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000193 {0}
194};
Soby Mathewb08bc042014-09-03 17:48:44 +0100195#endif
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000196
Dan Handley2b6b5742015-03-19 19:17:53 +0000197ARM_CASSERT_MMAP
Soby Mathew13ee9682015-01-22 11:22:22 +0000198
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100199#if FVP_INTERCONNECT_DRIVER != FVP_CCN
200static const int fvp_cci400_map[] = {
201 PLAT_FVP_CCI400_CLUS0_SL_PORT,
202 PLAT_FVP_CCI400_CLUS1_SL_PORT,
203};
204
205static const int fvp_cci5xx_map[] = {
206 PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
207 PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
208};
209
210static unsigned int get_interconnect_master(void)
211{
212 unsigned int master;
213 u_register_t mpidr;
214
215 mpidr = read_mpidr_el1();
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000216 master = ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) ?
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100217 MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
218
219 assert(master < FVP_CLUSTER_COUNT);
220 return master;
221}
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000222#endif
223
Paul Beesleyfe975b42019-09-16 11:29:03 +0000224#if defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000225/*
226 * Boot information passed to a secure partition during initialisation. Linear
227 * indices in MP information will be filled at runtime.
228 */
Paul Beesley45f40282019-10-15 10:57:42 +0000229static spm_mm_mp_info_t sp_mp_info[] = {
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000230 [0] = {0x80000000, 0},
231 [1] = {0x80000001, 0},
232 [2] = {0x80000002, 0},
233 [3] = {0x80000003, 0},
234 [4] = {0x80000100, 0},
235 [5] = {0x80000101, 0},
236 [6] = {0x80000102, 0},
237 [7] = {0x80000103, 0},
238};
239
Paul Beesley45f40282019-10-15 10:57:42 +0000240const spm_mm_boot_info_t plat_arm_secure_partition_boot_info = {
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000241 .h.type = PARAM_SP_IMAGE_BOOT_INFO,
242 .h.version = VERSION_1,
Paul Beesley45f40282019-10-15 10:57:42 +0000243 .h.size = sizeof(spm_mm_boot_info_t),
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000244 .h.attr = 0,
245 .sp_mem_base = ARM_SP_IMAGE_BASE,
246 .sp_mem_limit = ARM_SP_IMAGE_LIMIT,
247 .sp_image_base = ARM_SP_IMAGE_BASE,
248 .sp_stack_base = PLAT_SP_IMAGE_STACK_BASE,
249 .sp_heap_base = ARM_SP_IMAGE_HEAP_BASE,
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +0100250 .sp_ns_comm_buf_base = PLAT_SP_IMAGE_NS_BUF_BASE,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000251 .sp_shared_buf_base = PLAT_SPM_BUF_BASE,
252 .sp_image_size = ARM_SP_IMAGE_SIZE,
253 .sp_pcpu_stack_size = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
254 .sp_heap_size = ARM_SP_IMAGE_HEAP_SIZE,
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +0100255 .sp_ns_comm_buf_size = PLAT_SP_IMAGE_NS_BUF_SIZE,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000256 .sp_shared_buf_size = PLAT_SPM_BUF_SIZE,
257 .num_sp_mem_regions = ARM_SP_IMAGE_NUM_MEM_REGIONS,
258 .num_cpus = PLATFORM_CORE_COUNT,
259 .mp_info = &sp_mp_info[0],
260};
261
262const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
263{
264 return plat_arm_secure_partition_mmap;
265}
266
Paul Beesley45f40282019-10-15 10:57:42 +0000267const struct spm_mm_boot_info *plat_get_secure_partition_boot_info(
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000268 void *cookie)
269{
270 return &plat_arm_secure_partition_boot_info;
271}
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100272#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100273
Achin Gupta4f6ad662013-10-25 09:08:21 +0100274/*******************************************************************************
275 * A single boot loader stack is expected to work on both the Foundation FVP
276 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
277 * SYS_ID register provides a mechanism for detecting the differences between
278 * these platforms. This information is stored in a per-BL array to allow the
279 * code to take the correct path.Per BL platform configuration.
280 ******************************************************************************/
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100281void __init fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100282{
Soby Mathew8e2f2872014-08-14 12:49:05 +0100283 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100284
Dan Handley2b6b5742015-03-19 19:17:53 +0000285 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
286 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
287 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
288 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
289 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100290
Andrew Thoelke960347d2014-06-26 14:27:26 +0100291 if (arch != ARCH_MODEL) {
292 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000293 panic();
Andrew Thoelke960347d2014-06-26 14:27:26 +0100294 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100295
296 /*
297 * The build field in the SYS_ID tells which variant of the GIC
298 * memory is implemented by the model.
299 */
300 switch (bld) {
301 case BLD_GIC_VE_MMAP:
Soby Mathewcf022c52016-01-13 17:06:00 +0000302 ERROR("Legacy Versatile Express memory map for GIC peripheral"
303 " is not supported\n");
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000304 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100305 break;
306 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100307 break;
308 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100309 ERROR("Unsupported board build %x\n", bld);
310 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100311 }
312
313 /*
314 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
315 * for the Foundation FVP.
316 */
317 switch (hbi) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000318 case HBI_FOUNDATION_FVP:
Dan Handley2b6b5742015-03-19 19:17:53 +0000319 arm_config.flags = 0;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100320
321 /*
322 * Check for supported revisions of Foundation FVP
323 * Allow future revisions to run but emit warning diagnostic
324 */
325 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000326 case REV_FOUNDATION_FVP_V2_0:
327 case REV_FOUNDATION_FVP_V2_1:
328 case REV_FOUNDATION_FVP_v9_1:
Sandrine Bailleux8b33d702016-09-22 09:46:50 +0100329 case REV_FOUNDATION_FVP_v9_6:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100330 break;
331 default:
332 WARN("Unrecognized Foundation FVP revision %x\n", rev);
333 break;
334 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100335 break;
Dan Handley2b6b5742015-03-19 19:17:53 +0000336 case HBI_BASE_FVP:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100337 arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100338
339 /*
340 * Check for supported revisions
341 * Allow future revisions to run but emit warning diagnostic
342 */
343 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000344 case REV_BASE_FVP_V0:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100345 arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
346 break;
347 case REV_BASE_FVP_REVC:
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100348 arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100349 ARM_CONFIG_FVP_HAS_CCI5XX);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100350 break;
351 default:
352 WARN("Unrecognized Base FVP revision %x\n", rev);
353 break;
354 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100355 break;
356 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100357 ERROR("Unsupported board HBI number 0x%x\n", hbi);
358 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100359 }
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100360
361 /*
362 * We assume that the presence of MT bit, and therefore shifted
363 * affinities, is uniform across the platform: either all CPUs, or no
364 * CPUs implement it.
365 */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000366 if ((read_mpidr_el1() & MPIDR_MT_MASK) != 0U)
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100367 arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100368}
Vikram Kanigiri96377452014-04-24 11:02:16 +0100369
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000370
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100371void __init fvp_interconnect_init(void)
Vikram Kanigiri96377452014-04-24 11:02:16 +0100372{
Soby Mathew7356b1e2016-03-24 10:12:42 +0000373#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100374 if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000375 ERROR("Unrecognized CCN variant detected. Only CCN-502 is supported");
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100376 panic();
377 }
378
379 plat_arm_interconnect_init();
380#else
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000381 uintptr_t cci_base = 0U;
382 const int *cci_map = NULL;
383 unsigned int map_size = 0U;
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100384
385 /* Initialize the right interconnect */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000386 if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100387 cci_base = PLAT_FVP_CCI5XX_BASE;
388 cci_map = fvp_cci5xx_map;
389 map_size = ARRAY_SIZE(fvp_cci5xx_map);
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000390 } else if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100391 cci_base = PLAT_FVP_CCI400_BASE;
392 cci_map = fvp_cci400_map;
393 map_size = ARRAY_SIZE(fvp_cci400_map);
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000394 } else {
395 return;
Soby Mathew7356b1e2016-03-24 10:12:42 +0000396 }
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100397
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000398 assert(cci_base != 0U);
399 assert(cci_map != NULL);
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100400 cci_init(cci_base, cci_map, map_size);
401#endif
Dan Handleybe234f92014-08-04 16:11:15 +0100402}
403
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000404void fvp_interconnect_enable(void)
Dan Handleybe234f92014-08-04 16:11:15 +0100405{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100406#if FVP_INTERCONNECT_DRIVER == FVP_CCN
407 plat_arm_interconnect_enter_coherency();
408#else
409 unsigned int master;
410
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000411 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
412 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100413 master = get_interconnect_master();
414 cci_enable_snoop_dvm_reqs(master);
415 }
416#endif
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000417}
418
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000419void fvp_interconnect_disable(void)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000420{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100421#if FVP_INTERCONNECT_DRIVER == FVP_CCN
422 plat_arm_interconnect_exit_coherency();
423#else
424 unsigned int master;
425
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000426 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
427 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100428 master = get_interconnect_master();
429 cci_disable_snoop_dvm_reqs(master);
430 }
431#endif
Vikram Kanigiri96377452014-04-24 11:02:16 +0100432}
John Tsichritzisc34341a2018-07-30 13:41:52 +0100433
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100434#if TRUSTED_BOARD_BOOT
John Tsichritzisc34341a2018-07-30 13:41:52 +0100435int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size)
436{
437 assert(heap_addr != NULL);
438 assert(heap_size != NULL);
439
440 return arm_get_mbedtls_heap(heap_addr, heap_size);
441}
442#endif
Alexei Fedorov7131d832019-08-16 14:15:59 +0100443
444void fvp_timer_init(void)
445{
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500446#if USE_SP804_TIMER
Alexei Fedorov7131d832019-08-16 14:15:59 +0100447 /* Enable the clock override for SP804 timer 0, which means that no
448 * clock dividers are applied and the raw (35MHz) clock will be used.
449 */
450 mmio_write_32(V2M_SP810_BASE, FVP_SP810_CTRL_TIM0_OV);
451
452 /* Initialize delay timer driver using SP804 dual timer 0 */
453 sp804_timer_init(V2M_SP804_TIMER0_BASE,
454 SP804_TIMER_CLKMULT, SP804_TIMER_CLKDIV);
455#else
456 generic_delay_timer_init();
457
458 /* Enable System level generic timer */
459 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
460 CNTCR_FCREQ(0U) | CNTCR_EN);
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500461#endif /* USE_SP804_TIMER */
Alexei Fedorov7131d832019-08-16 14:15:59 +0100462}
Manish V Badarkhea637c3f2020-08-04 17:09:10 +0100463
464/*****************************************************************************
465 * plat_is_smccc_feature_available() - This function checks whether SMCCC
466 * feature is availabile for platform.
467 * @fid: SMCCC function id
468 *
469 * Return SMC_ARCH_CALL_SUCCESS if SMCCC feature is available and
470 * SMC_ARCH_CALL_NOT_SUPPORTED otherwise.
471 *****************************************************************************/
472int32_t plat_is_smccc_feature_available(u_register_t fid)
473{
474 switch (fid) {
475 case SMCCC_ARCH_SOC_ID:
476 return SMC_ARCH_CALL_SUCCESS;
477 default:
478 return SMC_ARCH_CALL_NOT_SUPPORTED;
479 }
480}
481
482/* Get SOC version */
483int32_t plat_get_soc_version(void)
484{
485 return (int32_t)
486 ((ARM_SOC_IDENTIFICATION_CODE << ARM_SOC_IDENTIFICATION_SHIFT)
487 | (ARM_SOC_CONTINUATION_CODE << ARM_SOC_CONTINUATION_SHIFT)
488 | FVP_SOC_ID);
489}
490
491/* Get SOC revision */
492int32_t plat_get_soc_revision(void)
493{
494 unsigned int sys_id;
495
496 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
497 return (int32_t)((sys_id >> V2M_SYS_ID_REV_SHIFT) &
498 V2M_SYS_ID_REV_MASK);
499}