blob: e7a28ac3527ce697242c300021f9399ef3078fc2 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Manish V Badarkhee40334d2021-01-23 10:55:12 +00002 * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8
9#include <common/debug.h>
10#include <drivers/arm/cci.h>
11#include <drivers/arm/ccn.h>
12#include <drivers/arm/gicv2.h>
Alexei Fedorov7131d832019-08-16 14:15:59 +010013#include <drivers/arm/sp804_delay_timer.h>
14#include <drivers/generic_delay_timer.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <lib/mmio.h>
Manish V Badarkhea637c3f2020-08-04 17:09:10 +010016#include <lib/smccc.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <lib/xlat_tables/xlat_tables_compat.h>
Antonio Nino Diaza320ecd2019-01-15 14:19:50 +000018#include <platform_def.h>
Manish V Badarkhea637c3f2020-08-04 17:09:10 +010019#include <services/arm_arch_svc.h>
Olivier Deprez21cf3602020-07-30 17:18:33 +020020#if SPM_MM
Paul Beesley45f40282019-10-15 10:57:42 +000021#include <services/spm_mm_partition.h>
Olivier Deprez21cf3602020-07-30 17:18:33 +020022#endif
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000023
Manish V Badarkhea637c3f2020-08-04 17:09:10 +010024#include <plat/arm/common/arm_config.h>
25#include <plat/arm/common/plat_arm.h>
26#include <plat/common/platform.h>
27
Roberto Vargas2ca18d92018-02-12 12:36:17 +000028#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010029
Achin Gupta1fa7eb62015-11-03 14:18:34 +000030/* Defines for GIC Driver build time selection */
31#define FVP_GICV2 1
32#define FVP_GICV3 2
Achin Gupta1fa7eb62015-11-03 14:18:34 +000033
Achin Gupta4f6ad662013-10-25 09:08:21 +010034/*******************************************************************************
Dan Handley2b6b5742015-03-19 19:17:53 +000035 * arm_config holds the characteristics of the differences between the three FVP
36 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
Vikram Kanigirifbb13012016-02-15 11:54:14 +000037 * at each boot stage by the primary before enabling the MMU (to allow
38 * interconnect configuration) & used thereafter. Each BL will have its own copy
39 * to allow independent operation.
Achin Gupta4f6ad662013-10-25 09:08:21 +010040 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +000041arm_config_t arm_config;
Soby Mathewb08bc042014-09-03 17:48:44 +010042
43#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
44 DEVICE0_SIZE, \
45 MT_DEVICE | MT_RW | MT_SECURE)
46
47#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
48 DEVICE1_SIZE, \
49 MT_DEVICE | MT_RW | MT_SECURE)
50
Manish V Badarkheb24c6372021-01-24 03:26:50 +000051#if FVP_GICR_REGION_PROTECTION
52#define MAP_GICD_MEM MAP_REGION_FLAT(BASE_GICD_BASE, \
53 BASE_GICD_SIZE, \
54 MT_DEVICE | MT_RW | MT_SECURE)
55
56/* Map all core's redistributor memory as read-only. After boots up,
57 * per-core map its redistributor memory as read-write */
58#define MAP_GICR_MEM MAP_REGION_FLAT(BASE_GICR_BASE, \
59 (BASE_GICR_SIZE * PLATFORM_CORE_COUNT),\
60 MT_DEVICE | MT_RO | MT_SECURE)
61#endif /* FVP_GICR_REGION_PROTECTION */
62
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010063/*
64 * Need to be mapped with write permissions in order to set a new non-volatile
65 * counter value.
66 */
Juan Castillo31a68f02015-04-14 12:49:03 +010067#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
68 DEVICE2_SIZE, \
Antonio Nino Diaz9d602fe2016-05-20 14:14:16 +010069 MT_DEVICE | MT_RW | MT_SECURE)
Juan Castillo31a68f02015-04-14 12:49:03 +010070
Jon Medhurstb1eb0932014-02-26 16:27:53 +000071/*
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010072 * Table of memory regions for various BL stages to map using the MMU.
Roberto Vargas344ff022018-10-19 16:44:18 +010073 * This doesn't include Trusted SRAM as setup_page_tables() already takes care
74 * of mapping it.
Jon Medhurstb1eb0932014-02-26 16:27:53 +000075 */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090076#ifdef IMAGE_BL1
Dan Handley2b6b5742015-03-19 19:17:53 +000077const mmap_region_t plat_arm_mmap[] = {
78 ARM_MAP_SHARED_RAM,
Manish V Badarkhe76bf27b2021-06-16 16:50:43 +010079 V2M_MAP_FLASH0_RO,
Dan Handley2b6b5742015-03-19 19:17:53 +000080 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010081 MAP_DEVICE0,
Manish V Badarkhee40334d2021-01-23 10:55:12 +000082#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Soby Mathewb08bc042014-09-03 17:48:44 +010083 MAP_DEVICE1,
Manish V Badarkhee40334d2021-01-23 10:55:12 +000084#endif
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010085#if TRUSTED_BOARD_BOOT
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010086 /* To access the Root of Trust Public Key registers. */
87 MAP_DEVICE2,
88 /* Map DRAM to authenticate NS_BL2U image. */
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010089 ARM_MAP_NS_DRAM1,
90#endif
Soby Mathewb08bc042014-09-03 17:48:44 +010091 {0}
92};
93#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090094#ifdef IMAGE_BL2
Dan Handley2b6b5742015-03-19 19:17:53 +000095const mmap_region_t plat_arm_mmap[] = {
96 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010097 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000098 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010099 MAP_DEVICE0,
Manish V Badarkhee40334d2021-01-23 10:55:12 +0000100#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Soby Mathewb08bc042014-09-03 17:48:44 +0100101 MAP_DEVICE1,
Manish V Badarkhee40334d2021-01-23 10:55:12 +0000102#endif
Dan Handley2b6b5742015-03-19 19:17:53 +0000103 ARM_MAP_NS_DRAM1,
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700104#ifdef __aarch64__
Roberto Vargasf8fda102017-08-08 11:27:20 +0100105 ARM_MAP_DRAM2,
106#endif
Achin Guptae97351d2019-10-11 15:15:19 +0100107#if defined(SPD_spmd)
108 ARM_MAP_TRUSTED_DRAM,
109#endif
Zelalem Awekec43c5632021-07-12 23:41:05 -0500110#if ENABLE_RME
111 ARM_MAP_RMM_DRAM,
112 ARM_MAP_GPT_L1_DRAM,
113#endif /* ENABLE_RME */
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +0100114#ifdef SPD_tspd
Dan Handley2b6b5742015-03-19 19:17:53 +0000115 ARM_MAP_TSP_SEC_MEM,
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +0100116#endif
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +0100117#if TRUSTED_BOARD_BOOT
118 /* To access the Root of Trust Public Key registers. */
119 MAP_DEVICE2,
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100120#if !BL2_AT_EL3
John Tsichritzisc34341a2018-07-30 13:41:52 +0100121 ARM_MAP_BL1_RW,
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100122#endif
John Tsichritzisc34341a2018-07-30 13:41:52 +0100123#endif /* TRUSTED_BOARD_BOOT */
Paul Beesleyfe975b42019-09-16 11:29:03 +0000124#if SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000125 ARM_SP_IMAGE_MMAP,
126#endif
David Wang0ba499f2016-03-07 11:02:57 +0800127#if ARM_BL31_IN_DRAM
128 ARM_MAP_BL31_SEC_DRAM,
129#endif
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200130#ifdef SPD_opteed
Soby Mathew874fc9e2017-09-01 13:43:50 +0100131 ARM_MAP_OPTEE_CORE_MEM,
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200132 ARM_OPTEE_PAGEABLE_LOAD_MEM,
133#endif
Soby Mathewb08bc042014-09-03 17:48:44 +0100134 {0}
135};
136#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900137#ifdef IMAGE_BL2U
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100138const mmap_region_t plat_arm_mmap[] = {
139 MAP_DEVICE0,
140 V2M_MAP_IOFPGA,
141 {0}
142};
143#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900144#ifdef IMAGE_BL31
Dan Handley2b6b5742015-03-19 19:17:53 +0000145const mmap_region_t plat_arm_mmap[] = {
146 ARM_MAP_SHARED_RAM,
Ambroise Vincent9660dc12019-07-12 13:47:03 +0100147#if USE_DEBUGFS
148 /* Required by devfip, can be removed if devfip is not used */
149 V2M_MAP_FLASH0_RW,
150#endif /* USE_DEBUGFS */
Soby Mathew9ca28062017-10-11 16:08:58 +0100151 ARM_MAP_EL3_TZC_DRAM,
Dan Handley2b6b5742015-03-19 19:17:53 +0000152 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100153 MAP_DEVICE0,
Manish V Badarkheb24c6372021-01-24 03:26:50 +0000154#if FVP_GICR_REGION_PROTECTION
155 MAP_GICD_MEM,
156 MAP_GICR_MEM,
157#else
Soby Mathewb08bc042014-09-03 17:48:44 +0100158 MAP_DEVICE1,
Manish V Badarkheb24c6372021-01-24 03:26:50 +0000159#endif /* FVP_GICR_REGION_PROTECTION */
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100160 ARM_V2M_MAP_MEM_PROTECT,
Paul Beesleyfe975b42019-09-16 11:29:03 +0000161#if SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000162 ARM_SPM_BUF_EL3_MMAP,
163#endif
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600164 /* Required by fconf APIs to read HW_CONFIG dtb loaded into DRAM */
Madhukar Pappireddyaa1121f2020-03-13 13:00:17 -0500165 ARM_DTB_DRAM_NS,
Zelalem Awekec43c5632021-07-12 23:41:05 -0500166#if ENABLE_RME
167 ARM_MAP_GPT_L1_DRAM,
168#endif
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000169 {0}
170};
171
Paul Beesleyfe975b42019-09-16 11:29:03 +0000172#if defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000173const mmap_region_t plat_arm_secure_partition_mmap[] = {
174 V2M_MAP_IOFPGA_EL0, /* for the UART */
Sandrine Bailleux4808f8b2018-01-12 15:50:12 +0100175 MAP_REGION_FLAT(DEVICE0_BASE, \
176 DEVICE0_SIZE, \
177 MT_DEVICE | MT_RO | MT_SECURE | MT_USER),
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000178 ARM_SP_IMAGE_MMAP,
179 ARM_SP_IMAGE_NS_BUF_MMAP,
180 ARM_SP_IMAGE_RW_MMAP,
181 ARM_SPM_BUF_EL0_MMAP,
Soby Mathewb08bc042014-09-03 17:48:44 +0100182 {0}
183};
184#endif
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000185#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900186#ifdef IMAGE_BL32
Dan Handley2b6b5742015-03-19 19:17:53 +0000187const mmap_region_t plat_arm_mmap[] = {
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700188#ifndef __aarch64__
Soby Mathew0d268dc2016-07-11 14:13:56 +0100189 ARM_MAP_SHARED_RAM,
Joel Hutton10503cc2018-03-15 11:33:44 +0000190 ARM_V2M_MAP_MEM_PROTECT,
Soby Mathew0d268dc2016-07-11 14:13:56 +0100191#endif
Dan Handley2b6b5742015-03-19 19:17:53 +0000192 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100193 MAP_DEVICE0,
194 MAP_DEVICE1,
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600195 /* Required by fconf APIs to read HW_CONFIG dtb loaded into DRAM */
Madhukar Pappireddyaa1121f2020-03-13 13:00:17 -0500196 ARM_DTB_DRAM_NS,
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000197 {0}
198};
Soby Mathewb08bc042014-09-03 17:48:44 +0100199#endif
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000200
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500201#ifdef IMAGE_RMM
202const mmap_region_t plat_arm_mmap[] = {
203 V2M_MAP_IOFPGA,
204 MAP_DEVICE0,
205 MAP_DEVICE1,
206 {0}
207};
208#endif
209
Dan Handley2b6b5742015-03-19 19:17:53 +0000210ARM_CASSERT_MMAP
Soby Mathew13ee9682015-01-22 11:22:22 +0000211
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100212#if FVP_INTERCONNECT_DRIVER != FVP_CCN
213static const int fvp_cci400_map[] = {
214 PLAT_FVP_CCI400_CLUS0_SL_PORT,
215 PLAT_FVP_CCI400_CLUS1_SL_PORT,
216};
217
218static const int fvp_cci5xx_map[] = {
219 PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
220 PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
221};
222
223static unsigned int get_interconnect_master(void)
224{
225 unsigned int master;
226 u_register_t mpidr;
227
228 mpidr = read_mpidr_el1();
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000229 master = ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) ?
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100230 MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
231
232 assert(master < FVP_CLUSTER_COUNT);
233 return master;
234}
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000235#endif
236
Paul Beesleyfe975b42019-09-16 11:29:03 +0000237#if defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000238/*
239 * Boot information passed to a secure partition during initialisation. Linear
240 * indices in MP information will be filled at runtime.
241 */
Paul Beesley45f40282019-10-15 10:57:42 +0000242static spm_mm_mp_info_t sp_mp_info[] = {
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000243 [0] = {0x80000000, 0},
244 [1] = {0x80000001, 0},
245 [2] = {0x80000002, 0},
246 [3] = {0x80000003, 0},
247 [4] = {0x80000100, 0},
248 [5] = {0x80000101, 0},
249 [6] = {0x80000102, 0},
250 [7] = {0x80000103, 0},
251};
252
Paul Beesley45f40282019-10-15 10:57:42 +0000253const spm_mm_boot_info_t plat_arm_secure_partition_boot_info = {
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000254 .h.type = PARAM_SP_IMAGE_BOOT_INFO,
255 .h.version = VERSION_1,
Paul Beesley45f40282019-10-15 10:57:42 +0000256 .h.size = sizeof(spm_mm_boot_info_t),
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000257 .h.attr = 0,
258 .sp_mem_base = ARM_SP_IMAGE_BASE,
259 .sp_mem_limit = ARM_SP_IMAGE_LIMIT,
260 .sp_image_base = ARM_SP_IMAGE_BASE,
261 .sp_stack_base = PLAT_SP_IMAGE_STACK_BASE,
262 .sp_heap_base = ARM_SP_IMAGE_HEAP_BASE,
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +0100263 .sp_ns_comm_buf_base = PLAT_SP_IMAGE_NS_BUF_BASE,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000264 .sp_shared_buf_base = PLAT_SPM_BUF_BASE,
265 .sp_image_size = ARM_SP_IMAGE_SIZE,
266 .sp_pcpu_stack_size = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
267 .sp_heap_size = ARM_SP_IMAGE_HEAP_SIZE,
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +0100268 .sp_ns_comm_buf_size = PLAT_SP_IMAGE_NS_BUF_SIZE,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000269 .sp_shared_buf_size = PLAT_SPM_BUF_SIZE,
270 .num_sp_mem_regions = ARM_SP_IMAGE_NUM_MEM_REGIONS,
271 .num_cpus = PLATFORM_CORE_COUNT,
272 .mp_info = &sp_mp_info[0],
273};
274
275const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
276{
277 return plat_arm_secure_partition_mmap;
278}
279
Paul Beesley45f40282019-10-15 10:57:42 +0000280const struct spm_mm_boot_info *plat_get_secure_partition_boot_info(
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000281 void *cookie)
282{
283 return &plat_arm_secure_partition_boot_info;
284}
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100285#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100286
Achin Gupta4f6ad662013-10-25 09:08:21 +0100287/*******************************************************************************
288 * A single boot loader stack is expected to work on both the Foundation FVP
289 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
290 * SYS_ID register provides a mechanism for detecting the differences between
291 * these platforms. This information is stored in a per-BL array to allow the
292 * code to take the correct path.Per BL platform configuration.
293 ******************************************************************************/
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100294void __init fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100295{
Soby Mathew8e2f2872014-08-14 12:49:05 +0100296 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100297
Dan Handley2b6b5742015-03-19 19:17:53 +0000298 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
299 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
300 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
301 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
302 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100303
Andrew Thoelke960347d2014-06-26 14:27:26 +0100304 if (arch != ARCH_MODEL) {
305 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000306 panic();
Andrew Thoelke960347d2014-06-26 14:27:26 +0100307 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100308
309 /*
310 * The build field in the SYS_ID tells which variant of the GIC
311 * memory is implemented by the model.
312 */
313 switch (bld) {
314 case BLD_GIC_VE_MMAP:
Soby Mathewcf022c52016-01-13 17:06:00 +0000315 ERROR("Legacy Versatile Express memory map for GIC peripheral"
316 " is not supported\n");
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000317 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100318 break;
319 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100320 break;
321 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100322 ERROR("Unsupported board build %x\n", bld);
323 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100324 }
325
326 /*
327 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
328 * for the Foundation FVP.
329 */
330 switch (hbi) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000331 case HBI_FOUNDATION_FVP:
Dan Handley2b6b5742015-03-19 19:17:53 +0000332 arm_config.flags = 0;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100333
334 /*
335 * Check for supported revisions of Foundation FVP
336 * Allow future revisions to run but emit warning diagnostic
337 */
338 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000339 case REV_FOUNDATION_FVP_V2_0:
340 case REV_FOUNDATION_FVP_V2_1:
341 case REV_FOUNDATION_FVP_v9_1:
Sandrine Bailleux8b33d702016-09-22 09:46:50 +0100342 case REV_FOUNDATION_FVP_v9_6:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100343 break;
344 default:
345 WARN("Unrecognized Foundation FVP revision %x\n", rev);
346 break;
347 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100348 break;
Dan Handley2b6b5742015-03-19 19:17:53 +0000349 case HBI_BASE_FVP:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100350 arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100351
352 /*
353 * Check for supported revisions
354 * Allow future revisions to run but emit warning diagnostic
355 */
356 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000357 case REV_BASE_FVP_V0:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100358 arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
359 break;
360 case REV_BASE_FVP_REVC:
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100361 arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100362 ARM_CONFIG_FVP_HAS_CCI5XX);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100363 break;
364 default:
365 WARN("Unrecognized Base FVP revision %x\n", rev);
366 break;
367 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100368 break;
369 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100370 ERROR("Unsupported board HBI number 0x%x\n", hbi);
371 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100372 }
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100373
374 /*
375 * We assume that the presence of MT bit, and therefore shifted
376 * affinities, is uniform across the platform: either all CPUs, or no
377 * CPUs implement it.
378 */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000379 if ((read_mpidr_el1() & MPIDR_MT_MASK) != 0U)
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100380 arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100381}
Vikram Kanigiri96377452014-04-24 11:02:16 +0100382
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000383
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100384void __init fvp_interconnect_init(void)
Vikram Kanigiri96377452014-04-24 11:02:16 +0100385{
Soby Mathew7356b1e2016-03-24 10:12:42 +0000386#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100387 if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000388 ERROR("Unrecognized CCN variant detected. Only CCN-502 is supported");
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100389 panic();
390 }
391
392 plat_arm_interconnect_init();
393#else
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000394 uintptr_t cci_base = 0U;
395 const int *cci_map = NULL;
396 unsigned int map_size = 0U;
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100397
398 /* Initialize the right interconnect */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000399 if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100400 cci_base = PLAT_FVP_CCI5XX_BASE;
401 cci_map = fvp_cci5xx_map;
402 map_size = ARRAY_SIZE(fvp_cci5xx_map);
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000403 } else if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100404 cci_base = PLAT_FVP_CCI400_BASE;
405 cci_map = fvp_cci400_map;
406 map_size = ARRAY_SIZE(fvp_cci400_map);
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000407 } else {
408 return;
Soby Mathew7356b1e2016-03-24 10:12:42 +0000409 }
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100410
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000411 assert(cci_base != 0U);
412 assert(cci_map != NULL);
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100413 cci_init(cci_base, cci_map, map_size);
414#endif
Dan Handleybe234f92014-08-04 16:11:15 +0100415}
416
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000417void fvp_interconnect_enable(void)
Dan Handleybe234f92014-08-04 16:11:15 +0100418{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100419#if FVP_INTERCONNECT_DRIVER == FVP_CCN
420 plat_arm_interconnect_enter_coherency();
421#else
422 unsigned int master;
423
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000424 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
425 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100426 master = get_interconnect_master();
427 cci_enable_snoop_dvm_reqs(master);
428 }
429#endif
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000430}
431
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000432void fvp_interconnect_disable(void)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000433{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100434#if FVP_INTERCONNECT_DRIVER == FVP_CCN
435 plat_arm_interconnect_exit_coherency();
436#else
437 unsigned int master;
438
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000439 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
440 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100441 master = get_interconnect_master();
442 cci_disable_snoop_dvm_reqs(master);
443 }
444#endif
Vikram Kanigiri96377452014-04-24 11:02:16 +0100445}
John Tsichritzisc34341a2018-07-30 13:41:52 +0100446
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100447#if TRUSTED_BOARD_BOOT
John Tsichritzisc34341a2018-07-30 13:41:52 +0100448int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size)
449{
450 assert(heap_addr != NULL);
451 assert(heap_size != NULL);
452
453 return arm_get_mbedtls_heap(heap_addr, heap_size);
454}
455#endif
Alexei Fedorov7131d832019-08-16 14:15:59 +0100456
457void fvp_timer_init(void)
458{
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500459#if USE_SP804_TIMER
Alexei Fedorov7131d832019-08-16 14:15:59 +0100460 /* Enable the clock override for SP804 timer 0, which means that no
461 * clock dividers are applied and the raw (35MHz) clock will be used.
462 */
463 mmio_write_32(V2M_SP810_BASE, FVP_SP810_CTRL_TIM0_OV);
464
465 /* Initialize delay timer driver using SP804 dual timer 0 */
466 sp804_timer_init(V2M_SP804_TIMER0_BASE,
467 SP804_TIMER_CLKMULT, SP804_TIMER_CLKDIV);
468#else
469 generic_delay_timer_init();
470
471 /* Enable System level generic timer */
472 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
473 CNTCR_FCREQ(0U) | CNTCR_EN);
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500474#endif /* USE_SP804_TIMER */
Alexei Fedorov7131d832019-08-16 14:15:59 +0100475}
Manish V Badarkhea637c3f2020-08-04 17:09:10 +0100476
477/*****************************************************************************
478 * plat_is_smccc_feature_available() - This function checks whether SMCCC
479 * feature is availabile for platform.
480 * @fid: SMCCC function id
481 *
482 * Return SMC_ARCH_CALL_SUCCESS if SMCCC feature is available and
483 * SMC_ARCH_CALL_NOT_SUPPORTED otherwise.
484 *****************************************************************************/
485int32_t plat_is_smccc_feature_available(u_register_t fid)
486{
487 switch (fid) {
488 case SMCCC_ARCH_SOC_ID:
489 return SMC_ARCH_CALL_SUCCESS;
490 default:
491 return SMC_ARCH_CALL_NOT_SUPPORTED;
492 }
493}
494
495/* Get SOC version */
496int32_t plat_get_soc_version(void)
497{
498 return (int32_t)
Yann Gautieree050772021-05-20 14:57:34 +0200499 (SOC_ID_SET_JEP_106(ARM_SOC_CONTINUATION_CODE,
500 ARM_SOC_IDENTIFICATION_CODE) |
501 (FVP_SOC_ID & SOC_ID_IMPL_DEF_MASK));
Manish V Badarkhea637c3f2020-08-04 17:09:10 +0100502}
503
504/* Get SOC revision */
505int32_t plat_get_soc_revision(void)
506{
507 unsigned int sys_id;
508
509 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
Yann Gautieree050772021-05-20 14:57:34 +0200510 return (int32_t)(((sys_id >> V2M_SYS_ID_REV_SHIFT) &
511 V2M_SYS_ID_REV_MASK) & SOC_ID_REV_MASK);
Manish V Badarkhea637c3f2020-08-04 17:09:10 +0100512}