Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 1 | /* |
Samuel Holland | 23f5e54 | 2019-10-20 16:11:25 -0500 | [diff] [blame] | 2 | * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 5 | */ |
| 6 | |
Dan Handley | ed6ff95 | 2014-05-14 17:44:19 +0100 | [diff] [blame] | 7 | #include <platform_def.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 8 | |
| 9 | #include <lib/xlat_tables/xlat_tables_defs.h> |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 10 | |
| 11 | OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT) |
| 12 | OUTPUT_ARCH(PLATFORM_LINKER_ARCH) |
Jeenu Viswambharan | 2a30a75 | 2014-03-11 11:06:45 +0000 | [diff] [blame] | 13 | ENTRY(bl1_entrypoint) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 14 | |
| 15 | MEMORY { |
Juan Castillo | fd8c077 | 2014-09-16 10:40:35 +0100 | [diff] [blame] | 16 | ROM (rx): ORIGIN = BL1_RO_BASE, LENGTH = BL1_RO_LIMIT - BL1_RO_BASE |
| 17 | RAM (rwx): ORIGIN = BL1_RW_BASE, LENGTH = BL1_RW_LIMIT - BL1_RW_BASE |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 18 | } |
| 19 | |
| 20 | SECTIONS |
| 21 | { |
Sandrine Bailleux | f748806 | 2014-05-22 15:21:35 +0100 | [diff] [blame] | 22 | . = BL1_RO_BASE; |
Antonio Nino Diaz | 2ce2b09 | 2017-11-15 11:45:35 +0000 | [diff] [blame] | 23 | ASSERT(. == ALIGN(PAGE_SIZE), |
Sandrine Bailleux | f748806 | 2014-05-22 15:21:35 +0100 | [diff] [blame] | 24 | "BL1_RO_BASE address is not aligned on a page boundary.") |
| 25 | |
Sandrine Bailleux | f91f144 | 2016-07-08 14:37:40 +0100 | [diff] [blame] | 26 | #if SEPARATE_CODE_AND_RODATA |
| 27 | .text . : { |
| 28 | __TEXT_START__ = .; |
| 29 | *bl1_entrypoint.o(.text*) |
Samuel Holland | 23f5e54 | 2019-10-20 16:11:25 -0500 | [diff] [blame] | 30 | *(SORT_BY_ALIGNMENT(.text*)) |
Sandrine Bailleux | f91f144 | 2016-07-08 14:37:40 +0100 | [diff] [blame] | 31 | *(.vectors) |
Roberto Vargas | d93fde3 | 2018-04-11 11:53:31 +0100 | [diff] [blame] | 32 | . = ALIGN(PAGE_SIZE); |
Sandrine Bailleux | f91f144 | 2016-07-08 14:37:40 +0100 | [diff] [blame] | 33 | __TEXT_END__ = .; |
| 34 | } >ROM |
| 35 | |
Roberto Vargas | 1d04c63 | 2018-05-10 11:01:16 +0100 | [diff] [blame] | 36 | /* .ARM.extab and .ARM.exidx are only added because Clang need them */ |
| 37 | .ARM.extab . : { |
| 38 | *(.ARM.extab* .gnu.linkonce.armextab.*) |
| 39 | } >ROM |
| 40 | |
| 41 | .ARM.exidx . : { |
| 42 | *(.ARM.exidx* .gnu.linkonce.armexidx.*) |
| 43 | } >ROM |
| 44 | |
Sandrine Bailleux | f91f144 | 2016-07-08 14:37:40 +0100 | [diff] [blame] | 45 | .rodata . : { |
| 46 | __RODATA_START__ = .; |
Samuel Holland | 23f5e54 | 2019-10-20 16:11:25 -0500 | [diff] [blame] | 47 | *(SORT_BY_ALIGNMENT(.rodata*)) |
Sandrine Bailleux | f91f144 | 2016-07-08 14:37:40 +0100 | [diff] [blame] | 48 | |
| 49 | /* Ensure 8-byte alignment for descriptors and ensure inclusion */ |
| 50 | . = ALIGN(8); |
| 51 | __PARSER_LIB_DESCS_START__ = .; |
| 52 | KEEP(*(.img_parser_lib_descs)) |
| 53 | __PARSER_LIB_DESCS_END__ = .; |
| 54 | |
| 55 | /* |
| 56 | * Ensure 8-byte alignment for cpu_ops so that its fields are also |
| 57 | * aligned. Also ensure cpu_ops inclusion. |
| 58 | */ |
| 59 | . = ALIGN(8); |
| 60 | __CPU_OPS_START__ = .; |
| 61 | KEEP(*(cpu_ops)) |
| 62 | __CPU_OPS_END__ = .; |
| 63 | |
| 64 | /* |
| 65 | * No need to pad out the .rodata section to a page boundary. Next is |
| 66 | * the .data section, which can mapped in ROM with the same memory |
| 67 | * attributes as the .rodata section. |
Arve Hjønnevåg | 1488cbe | 2020-02-07 14:12:35 -0800 | [diff] [blame] | 68 | * |
| 69 | * Pad out to 16 bytes though as .data section needs to be 16 byte |
| 70 | * aligned and lld does not align the LMA to the aligment specified |
| 71 | * on the .data section. |
Sandrine Bailleux | f91f144 | 2016-07-08 14:37:40 +0100 | [diff] [blame] | 72 | */ |
| 73 | __RODATA_END__ = .; |
Arve Hjønnevåg | 1488cbe | 2020-02-07 14:12:35 -0800 | [diff] [blame] | 74 | . = ALIGN(16); |
Sandrine Bailleux | f91f144 | 2016-07-08 14:37:40 +0100 | [diff] [blame] | 75 | } >ROM |
| 76 | #else |
Sandrine Bailleux | f748806 | 2014-05-22 15:21:35 +0100 | [diff] [blame] | 77 | ro . : { |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 78 | __RO_START__ = .; |
Andrew Thoelke | e01ea34 | 2014-03-18 07:13:52 +0000 | [diff] [blame] | 79 | *bl1_entrypoint.o(.text*) |
Samuel Holland | 23f5e54 | 2019-10-20 16:11:25 -0500 | [diff] [blame] | 80 | *(SORT_BY_ALIGNMENT(.text*)) |
| 81 | *(SORT_BY_ALIGNMENT(.rodata*)) |
Soby Mathew | c704cbc | 2014-08-14 11:33:56 +0100 | [diff] [blame] | 82 | |
Juan Castillo | 8e55d93 | 2015-04-02 09:48:16 +0100 | [diff] [blame] | 83 | /* Ensure 8-byte alignment for descriptors and ensure inclusion */ |
| 84 | . = ALIGN(8); |
| 85 | __PARSER_LIB_DESCS_START__ = .; |
| 86 | KEEP(*(.img_parser_lib_descs)) |
| 87 | __PARSER_LIB_DESCS_END__ = .; |
| 88 | |
Soby Mathew | c704cbc | 2014-08-14 11:33:56 +0100 | [diff] [blame] | 89 | /* |
| 90 | * Ensure 8-byte alignment for cpu_ops so that its fields are also |
| 91 | * aligned. Also ensure cpu_ops inclusion. |
| 92 | */ |
| 93 | . = ALIGN(8); |
| 94 | __CPU_OPS_START__ = .; |
| 95 | KEEP(*(cpu_ops)) |
| 96 | __CPU_OPS_END__ = .; |
| 97 | |
Achin Gupta | b739f22 | 2014-01-18 16:50:09 +0000 | [diff] [blame] | 98 | *(.vectors) |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 99 | __RO_END__ = .; |
Arve Hjønnevåg | 1488cbe | 2020-02-07 14:12:35 -0800 | [diff] [blame] | 100 | |
| 101 | /* |
| 102 | * Pad out to 16 bytes as .data section needs to be 16 byte aligned and |
| 103 | * lld does not align the LMA to the aligment specified on the .data |
| 104 | * section. |
| 105 | */ |
| 106 | . = ALIGN(16); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 107 | } >ROM |
Sandrine Bailleux | f91f144 | 2016-07-08 14:37:40 +0100 | [diff] [blame] | 108 | #endif |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 109 | |
Soby Mathew | c704cbc | 2014-08-14 11:33:56 +0100 | [diff] [blame] | 110 | ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__, |
| 111 | "cpu_ops not defined for this platform.") |
| 112 | |
Douglas Raillard | 306593d | 2017-02-24 18:14:15 +0000 | [diff] [blame] | 113 | . = BL1_RW_BASE; |
Antonio Nino Diaz | 2ce2b09 | 2017-11-15 11:45:35 +0000 | [diff] [blame] | 114 | ASSERT(BL1_RW_BASE == ALIGN(PAGE_SIZE), |
Douglas Raillard | 306593d | 2017-02-24 18:14:15 +0000 | [diff] [blame] | 115 | "BL1_RW_BASE address is not aligned on a page boundary.") |
| 116 | |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 117 | /* |
| 118 | * The .data section gets copied from ROM to RAM at runtime. |
Douglas Raillard | 306593d | 2017-02-24 18:14:15 +0000 | [diff] [blame] | 119 | * Its LMA should be 16-byte aligned to allow efficient copying of 16-bytes |
| 120 | * aligned regions in it. |
Sandrine Bailleux | f748806 | 2014-05-22 15:21:35 +0100 | [diff] [blame] | 121 | * Its VMA must be page-aligned as it marks the first read/write page. |
Douglas Raillard | 306593d | 2017-02-24 18:14:15 +0000 | [diff] [blame] | 122 | * |
| 123 | * It must be placed at a lower address than the stacks if the stack |
| 124 | * protector is enabled. Alternatively, the .data.stack_protector_canary |
| 125 | * section can be placed independently of the main .data section. |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 126 | */ |
Sandrine Bailleux | f748806 | 2014-05-22 15:21:35 +0100 | [diff] [blame] | 127 | .data . : ALIGN(16) { |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 128 | __DATA_RAM_START__ = .; |
Samuel Holland | 23f5e54 | 2019-10-20 16:11:25 -0500 | [diff] [blame] | 129 | *(SORT_BY_ALIGNMENT(.data*)) |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 130 | __DATA_RAM_END__ = .; |
| 131 | } >RAM AT>ROM |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 132 | |
Sandrine Bailleux | f748806 | 2014-05-22 15:21:35 +0100 | [diff] [blame] | 133 | stacks . (NOLOAD) : { |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 134 | __STACKS_START__ = .; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 135 | *(tzfw_normal_stacks) |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 136 | __STACKS_END__ = .; |
| 137 | } >RAM |
| 138 | |
| 139 | /* |
| 140 | * The .bss section gets initialised to 0 at runtime. |
Douglas Raillard | 21362a9 | 2016-12-02 13:51:54 +0000 | [diff] [blame] | 141 | * Its base address should be 16-byte aligned for better performance of the |
| 142 | * zero-initialization code. |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 143 | */ |
| 144 | .bss : ALIGN(16) { |
| 145 | __BSS_START__ = .; |
Samuel Holland | 23f5e54 | 2019-10-20 16:11:25 -0500 | [diff] [blame] | 146 | *(SORT_BY_ALIGNMENT(.bss*)) |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 147 | *(COMMON) |
| 148 | __BSS_END__ = .; |
| 149 | } >RAM |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 150 | |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 151 | /* |
Achin Gupta | a0cd989 | 2014-02-09 13:30:38 +0000 | [diff] [blame] | 152 | * The xlat_table section is for full, aligned page tables (4K). |
Jeenu Viswambharan | 74cbb83 | 2014-02-17 17:26:51 +0000 | [diff] [blame] | 153 | * Removing them from .bss avoids forcing 4K alignment on |
Antonio Nino Diaz | 7c2a3ca | 2018-02-23 15:07:54 +0000 | [diff] [blame] | 154 | * the .bss section. The tables are initialized to zero by the translation |
| 155 | * tables library. |
Jeenu Viswambharan | 74cbb83 | 2014-02-17 17:26:51 +0000 | [diff] [blame] | 156 | */ |
| 157 | xlat_table (NOLOAD) : { |
| 158 | *(xlat_table) |
| 159 | } >RAM |
| 160 | |
Soby Mathew | 2ae2043 | 2015-01-08 18:02:44 +0000 | [diff] [blame] | 161 | #if USE_COHERENT_MEM |
Jeenu Viswambharan | 74cbb83 | 2014-02-17 17:26:51 +0000 | [diff] [blame] | 162 | /* |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 163 | * The base address of the coherent memory section must be page-aligned (4K) |
| 164 | * to guarantee that the coherent data are stored on their own pages and |
| 165 | * are not mixed with normal data. This is required to set up the correct |
| 166 | * memory attributes for the coherent data page tables. |
| 167 | */ |
Antonio Nino Diaz | 2ce2b09 | 2017-11-15 11:45:35 +0000 | [diff] [blame] | 168 | coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) { |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 169 | __COHERENT_RAM_START__ = .; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 170 | *(tzfw_coherent_mem) |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 171 | __COHERENT_RAM_END_UNALIGNED__ = .; |
| 172 | /* |
| 173 | * Memory page(s) mapped to this section will be marked |
| 174 | * as device memory. No other unexpected data must creep in. |
| 175 | * Ensure the rest of the current memory page is unused. |
| 176 | */ |
Roberto Vargas | d93fde3 | 2018-04-11 11:53:31 +0100 | [diff] [blame] | 177 | . = ALIGN(PAGE_SIZE); |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 178 | __COHERENT_RAM_END__ = .; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 179 | } >RAM |
Soby Mathew | 2ae2043 | 2015-01-08 18:02:44 +0000 | [diff] [blame] | 180 | #endif |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 181 | |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 182 | __BL1_RAM_START__ = ADDR(.data); |
| 183 | __BL1_RAM_END__ = .; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 184 | |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 185 | __DATA_ROM_START__ = LOADADDR(.data); |
| 186 | __DATA_SIZE__ = SIZEOF(.data); |
Sandrine Bailleux | 6c2daed | 2016-06-15 13:53:50 +0100 | [diff] [blame] | 187 | |
Sandrine Bailleux | 6c8b359 | 2014-05-22 15:28:26 +0100 | [diff] [blame] | 188 | /* |
| 189 | * The .data section is the last PROGBITS section so its end marks the end |
Sandrine Bailleux | 6c2daed | 2016-06-15 13:53:50 +0100 | [diff] [blame] | 190 | * of BL1's actual content in Trusted ROM. |
Sandrine Bailleux | 6c8b359 | 2014-05-22 15:28:26 +0100 | [diff] [blame] | 191 | */ |
Sandrine Bailleux | 6c2daed | 2016-06-15 13:53:50 +0100 | [diff] [blame] | 192 | __BL1_ROM_END__ = __DATA_ROM_START__ + __DATA_SIZE__; |
| 193 | ASSERT(__BL1_ROM_END__ <= BL1_RO_LIMIT, |
| 194 | "BL1's ROM content has exceeded its limit.") |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 195 | |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 196 | __BSS_SIZE__ = SIZEOF(.bss); |
| 197 | |
Soby Mathew | 2ae2043 | 2015-01-08 18:02:44 +0000 | [diff] [blame] | 198 | #if USE_COHERENT_MEM |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 199 | __COHERENT_RAM_UNALIGNED_SIZE__ = |
| 200 | __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__; |
Soby Mathew | 2ae2043 | 2015-01-08 18:02:44 +0000 | [diff] [blame] | 201 | #endif |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 202 | |
Sandrine Bailleux | 6c8b359 | 2014-05-22 15:28:26 +0100 | [diff] [blame] | 203 | ASSERT(. <= BL1_RW_LIMIT, "BL1's RW section has exceeded its limit.") |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 204 | } |