blob: 2cfb24c18fefbd94097f64d49d023ab3a542552d [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Douglas Raillard21362a92016-12-02 13:51:54 +00002 * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
Dan Handleyed6ff952014-05-14 17:44:19 +010031#include <platform_def.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010032
33OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
34OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
Jeenu Viswambharan2a30a752014-03-11 11:06:45 +000035ENTRY(bl1_entrypoint)
Achin Gupta4f6ad662013-10-25 09:08:21 +010036
37MEMORY {
Juan Castillofd8c0772014-09-16 10:40:35 +010038 ROM (rx): ORIGIN = BL1_RO_BASE, LENGTH = BL1_RO_LIMIT - BL1_RO_BASE
39 RAM (rwx): ORIGIN = BL1_RW_BASE, LENGTH = BL1_RW_LIMIT - BL1_RW_BASE
Achin Gupta4f6ad662013-10-25 09:08:21 +010040}
41
42SECTIONS
43{
Sandrine Bailleuxf7488062014-05-22 15:21:35 +010044 . = BL1_RO_BASE;
45 ASSERT(. == ALIGN(4096),
46 "BL1_RO_BASE address is not aligned on a page boundary.")
47
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010048#if SEPARATE_CODE_AND_RODATA
49 .text . : {
50 __TEXT_START__ = .;
51 *bl1_entrypoint.o(.text*)
52 *(.text*)
53 *(.vectors)
54 . = NEXT(4096);
55 __TEXT_END__ = .;
56 } >ROM
57
58 .rodata . : {
59 __RODATA_START__ = .;
60 *(.rodata*)
61
62 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
63 . = ALIGN(8);
64 __PARSER_LIB_DESCS_START__ = .;
65 KEEP(*(.img_parser_lib_descs))
66 __PARSER_LIB_DESCS_END__ = .;
67
68 /*
69 * Ensure 8-byte alignment for cpu_ops so that its fields are also
70 * aligned. Also ensure cpu_ops inclusion.
71 */
72 . = ALIGN(8);
73 __CPU_OPS_START__ = .;
74 KEEP(*(cpu_ops))
75 __CPU_OPS_END__ = .;
76
77 /*
78 * No need to pad out the .rodata section to a page boundary. Next is
79 * the .data section, which can mapped in ROM with the same memory
80 * attributes as the .rodata section.
81 */
82 __RODATA_END__ = .;
83 } >ROM
84#else
Sandrine Bailleuxf7488062014-05-22 15:21:35 +010085 ro . : {
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000086 __RO_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +000087 *bl1_entrypoint.o(.text*)
88 *(.text*)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000089 *(.rodata*)
Soby Mathewc704cbc2014-08-14 11:33:56 +010090
Juan Castillo8e55d932015-04-02 09:48:16 +010091 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
92 . = ALIGN(8);
93 __PARSER_LIB_DESCS_START__ = .;
94 KEEP(*(.img_parser_lib_descs))
95 __PARSER_LIB_DESCS_END__ = .;
96
Soby Mathewc704cbc2014-08-14 11:33:56 +010097 /*
98 * Ensure 8-byte alignment for cpu_ops so that its fields are also
99 * aligned. Also ensure cpu_ops inclusion.
100 */
101 . = ALIGN(8);
102 __CPU_OPS_START__ = .;
103 KEEP(*(cpu_ops))
104 __CPU_OPS_END__ = .;
105
Achin Guptab739f222014-01-18 16:50:09 +0000106 *(.vectors)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000107 __RO_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100108 } >ROM
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +0100109#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100110
Soby Mathewc704cbc2014-08-14 11:33:56 +0100111 ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
112 "cpu_ops not defined for this platform.")
113
Douglas Raillard306593d2017-02-24 18:14:15 +0000114 . = BL1_RW_BASE;
115 ASSERT(BL1_RW_BASE == ALIGN(4096),
116 "BL1_RW_BASE address is not aligned on a page boundary.")
117
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000118 /*
119 * The .data section gets copied from ROM to RAM at runtime.
Douglas Raillard306593d2017-02-24 18:14:15 +0000120 * Its LMA should be 16-byte aligned to allow efficient copying of 16-bytes
121 * aligned regions in it.
Sandrine Bailleuxf7488062014-05-22 15:21:35 +0100122 * Its VMA must be page-aligned as it marks the first read/write page.
Douglas Raillard306593d2017-02-24 18:14:15 +0000123 *
124 * It must be placed at a lower address than the stacks if the stack
125 * protector is enabled. Alternatively, the .data.stack_protector_canary
126 * section can be placed independently of the main .data section.
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000127 */
Sandrine Bailleuxf7488062014-05-22 15:21:35 +0100128 .data . : ALIGN(16) {
Achin Gupta4f6ad662013-10-25 09:08:21 +0100129 __DATA_RAM_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +0000130 *(.data*)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000131 __DATA_RAM_END__ = .;
132 } >RAM AT>ROM
Achin Gupta4f6ad662013-10-25 09:08:21 +0100133
Sandrine Bailleuxf7488062014-05-22 15:21:35 +0100134 stacks . (NOLOAD) : {
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000135 __STACKS_START__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100136 *(tzfw_normal_stacks)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000137 __STACKS_END__ = .;
138 } >RAM
139
140 /*
141 * The .bss section gets initialised to 0 at runtime.
Douglas Raillard21362a92016-12-02 13:51:54 +0000142 * Its base address should be 16-byte aligned for better performance of the
143 * zero-initialization code.
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000144 */
145 .bss : ALIGN(16) {
146 __BSS_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +0000147 *(.bss*)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000148 *(COMMON)
149 __BSS_END__ = .;
150 } >RAM
Achin Gupta4f6ad662013-10-25 09:08:21 +0100151
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000152 /*
Achin Guptaa0cd9892014-02-09 13:30:38 +0000153 * The xlat_table section is for full, aligned page tables (4K).
Jeenu Viswambharan74cbb832014-02-17 17:26:51 +0000154 * Removing them from .bss avoids forcing 4K alignment on
155 * the .bss section and eliminates the unecessary zero init
156 */
157 xlat_table (NOLOAD) : {
158 *(xlat_table)
159 } >RAM
160
Soby Mathew2ae20432015-01-08 18:02:44 +0000161#if USE_COHERENT_MEM
Jeenu Viswambharan74cbb832014-02-17 17:26:51 +0000162 /*
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000163 * The base address of the coherent memory section must be page-aligned (4K)
164 * to guarantee that the coherent data are stored on their own pages and
165 * are not mixed with normal data. This is required to set up the correct
166 * memory attributes for the coherent data page tables.
167 */
168 coherent_ram (NOLOAD) : ALIGN(4096) {
169 __COHERENT_RAM_START__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100170 *(tzfw_coherent_mem)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000171 __COHERENT_RAM_END_UNALIGNED__ = .;
172 /*
173 * Memory page(s) mapped to this section will be marked
174 * as device memory. No other unexpected data must creep in.
175 * Ensure the rest of the current memory page is unused.
176 */
177 . = NEXT(4096);
178 __COHERENT_RAM_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100179 } >RAM
Soby Mathew2ae20432015-01-08 18:02:44 +0000180#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100181
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000182 __BL1_RAM_START__ = ADDR(.data);
183 __BL1_RAM_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100184
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000185 __DATA_ROM_START__ = LOADADDR(.data);
186 __DATA_SIZE__ = SIZEOF(.data);
Sandrine Bailleux6c2daed2016-06-15 13:53:50 +0100187
Sandrine Bailleux6c8b3592014-05-22 15:28:26 +0100188 /*
189 * The .data section is the last PROGBITS section so its end marks the end
Sandrine Bailleux6c2daed2016-06-15 13:53:50 +0100190 * of BL1's actual content in Trusted ROM.
Sandrine Bailleux6c8b3592014-05-22 15:28:26 +0100191 */
Sandrine Bailleux6c2daed2016-06-15 13:53:50 +0100192 __BL1_ROM_END__ = __DATA_ROM_START__ + __DATA_SIZE__;
193 ASSERT(__BL1_ROM_END__ <= BL1_RO_LIMIT,
194 "BL1's ROM content has exceeded its limit.")
Achin Gupta4f6ad662013-10-25 09:08:21 +0100195
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000196 __BSS_SIZE__ = SIZEOF(.bss);
197
Soby Mathew2ae20432015-01-08 18:02:44 +0000198#if USE_COHERENT_MEM
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000199 __COHERENT_RAM_UNALIGNED_SIZE__ =
200 __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
Soby Mathew2ae20432015-01-08 18:02:44 +0000201#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100202
Sandrine Bailleux6c8b3592014-05-22 15:28:26 +0100203 ASSERT(. <= BL1_RW_LIMIT, "BL1's RW section has exceeded its limit.")
Achin Gupta4f6ad662013-10-25 09:08:21 +0100204}