Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 1 | /* |
Dan Handley | e83b0ca | 2014-01-14 18:17:09 +0000 | [diff] [blame] | 2 | * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 3 | * |
| 4 | * Redistribution and use in source and binary forms, with or without |
| 5 | * modification, are permitted provided that the following conditions are met: |
| 6 | * |
| 7 | * Redistributions of source code must retain the above copyright notice, this |
| 8 | * list of conditions and the following disclaimer. |
| 9 | * |
| 10 | * Redistributions in binary form must reproduce the above copyright notice, |
| 11 | * this list of conditions and the following disclaimer in the documentation |
| 12 | * and/or other materials provided with the distribution. |
| 13 | * |
| 14 | * Neither the name of ARM nor the names of its contributors may be used |
| 15 | * to endorse or promote products derived from this software without specific |
| 16 | * prior written permission. |
| 17 | * |
| 18 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
| 19 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
| 20 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE |
| 21 | * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE |
| 22 | * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| 23 | * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| 24 | * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS |
| 25 | * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN |
| 26 | * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) |
| 27 | * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE |
| 28 | * POSSIBILITY OF SUCH DAMAGE. |
| 29 | */ |
| 30 | |
| 31 | #include <platform.h> |
| 32 | |
| 33 | OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT) |
| 34 | OUTPUT_ARCH(PLATFORM_LINKER_ARCH) |
Jeenu Viswambharan | 2a30a75 | 2014-03-11 11:06:45 +0000 | [diff] [blame] | 35 | ENTRY(bl1_entrypoint) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 36 | |
| 37 | MEMORY { |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 38 | ROM (rx): ORIGIN = TZROM_BASE, LENGTH = TZROM_SIZE |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 39 | RAM (rwx): ORIGIN = TZRAM_BASE, LENGTH = TZRAM_SIZE |
| 40 | } |
| 41 | |
| 42 | SECTIONS |
| 43 | { |
Sandrine Bailleux | f748806 | 2014-05-22 15:21:35 +0100 | [diff] [blame^] | 44 | . = BL1_RO_BASE; |
| 45 | ASSERT(. == ALIGN(4096), |
| 46 | "BL1_RO_BASE address is not aligned on a page boundary.") |
| 47 | |
| 48 | ro . : { |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 49 | __RO_START__ = .; |
Andrew Thoelke | e01ea34 | 2014-03-18 07:13:52 +0000 | [diff] [blame] | 50 | *bl1_entrypoint.o(.text*) |
| 51 | *(.text*) |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 52 | *(.rodata*) |
Achin Gupta | b739f22 | 2014-01-18 16:50:09 +0000 | [diff] [blame] | 53 | *(.vectors) |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 54 | __RO_END__ = .; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 55 | } >ROM |
| 56 | |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 57 | /* |
| 58 | * The .data section gets copied from ROM to RAM at runtime. |
Sandrine Bailleux | f748806 | 2014-05-22 15:21:35 +0100 | [diff] [blame^] | 59 | * Its LMA must be 16-byte aligned. |
| 60 | * Its VMA must be page-aligned as it marks the first read/write page. |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 61 | */ |
Sandrine Bailleux | f748806 | 2014-05-22 15:21:35 +0100 | [diff] [blame^] | 62 | . = BL1_RW_BASE; |
| 63 | ASSERT(. == ALIGN(4096), |
| 64 | "BL1_RW_BASE address is not aligned on a page boundary.") |
| 65 | .data . : ALIGN(16) { |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 66 | __DATA_RAM_START__ = .; |
Andrew Thoelke | e01ea34 | 2014-03-18 07:13:52 +0000 | [diff] [blame] | 67 | *(.data*) |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 68 | __DATA_RAM_END__ = .; |
| 69 | } >RAM AT>ROM |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 70 | |
Sandrine Bailleux | f748806 | 2014-05-22 15:21:35 +0100 | [diff] [blame^] | 71 | stacks . (NOLOAD) : { |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 72 | __STACKS_START__ = .; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 73 | *(tzfw_normal_stacks) |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 74 | __STACKS_END__ = .; |
| 75 | } >RAM |
| 76 | |
| 77 | /* |
| 78 | * The .bss section gets initialised to 0 at runtime. |
| 79 | * Its base address must be 16-byte aligned. |
| 80 | */ |
| 81 | .bss : ALIGN(16) { |
| 82 | __BSS_START__ = .; |
Andrew Thoelke | e01ea34 | 2014-03-18 07:13:52 +0000 | [diff] [blame] | 83 | *(.bss*) |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 84 | *(COMMON) |
| 85 | __BSS_END__ = .; |
| 86 | } >RAM |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 87 | |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 88 | /* |
Achin Gupta | a0cd989 | 2014-02-09 13:30:38 +0000 | [diff] [blame] | 89 | * The xlat_table section is for full, aligned page tables (4K). |
Jeenu Viswambharan | 74cbb83 | 2014-02-17 17:26:51 +0000 | [diff] [blame] | 90 | * Removing them from .bss avoids forcing 4K alignment on |
| 91 | * the .bss section and eliminates the unecessary zero init |
| 92 | */ |
| 93 | xlat_table (NOLOAD) : { |
| 94 | *(xlat_table) |
| 95 | } >RAM |
| 96 | |
| 97 | /* |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 98 | * The base address of the coherent memory section must be page-aligned (4K) |
| 99 | * to guarantee that the coherent data are stored on their own pages and |
| 100 | * are not mixed with normal data. This is required to set up the correct |
| 101 | * memory attributes for the coherent data page tables. |
| 102 | */ |
| 103 | coherent_ram (NOLOAD) : ALIGN(4096) { |
| 104 | __COHERENT_RAM_START__ = .; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 105 | *(tzfw_coherent_mem) |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 106 | __COHERENT_RAM_END_UNALIGNED__ = .; |
| 107 | /* |
| 108 | * Memory page(s) mapped to this section will be marked |
| 109 | * as device memory. No other unexpected data must creep in. |
| 110 | * Ensure the rest of the current memory page is unused. |
| 111 | */ |
| 112 | . = NEXT(4096); |
| 113 | __COHERENT_RAM_END__ = .; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 114 | } >RAM |
| 115 | |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 116 | __BL1_RAM_START__ = ADDR(.data); |
| 117 | __BL1_RAM_END__ = .; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 118 | |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 119 | __DATA_ROM_START__ = LOADADDR(.data); |
| 120 | __DATA_SIZE__ = SIZEOF(.data); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 121 | |
Sandrine Bailleux | 8d69a03 | 2013-11-27 09:38:52 +0000 | [diff] [blame] | 122 | __BSS_SIZE__ = SIZEOF(.bss); |
| 123 | |
| 124 | __COHERENT_RAM_UNALIGNED_SIZE__ = |
| 125 | __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 126 | |
Achin Gupta | e4d084e | 2014-02-19 17:18:23 +0000 | [diff] [blame] | 127 | ASSERT(. <= BL31_BASE, "BL1 image overlaps BL31 image.") |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 128 | } |