blob: 2c453bd2c54aa3eb818860bbeede2ae7f6359660 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Douglas Raillard21362a92016-12-02 13:51:54 +00002 * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handleyed6ff952014-05-14 17:44:19 +01007#include <platform_def.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +01008
9OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
10OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
Jeenu Viswambharan2a30a752014-03-11 11:06:45 +000011ENTRY(bl1_entrypoint)
Achin Gupta4f6ad662013-10-25 09:08:21 +010012
13MEMORY {
Juan Castillofd8c0772014-09-16 10:40:35 +010014 ROM (rx): ORIGIN = BL1_RO_BASE, LENGTH = BL1_RO_LIMIT - BL1_RO_BASE
15 RAM (rwx): ORIGIN = BL1_RW_BASE, LENGTH = BL1_RW_LIMIT - BL1_RW_BASE
Achin Gupta4f6ad662013-10-25 09:08:21 +010016}
17
18SECTIONS
19{
Sandrine Bailleuxf7488062014-05-22 15:21:35 +010020 . = BL1_RO_BASE;
21 ASSERT(. == ALIGN(4096),
22 "BL1_RO_BASE address is not aligned on a page boundary.")
23
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010024#if SEPARATE_CODE_AND_RODATA
25 .text . : {
26 __TEXT_START__ = .;
27 *bl1_entrypoint.o(.text*)
28 *(.text*)
29 *(.vectors)
30 . = NEXT(4096);
31 __TEXT_END__ = .;
32 } >ROM
33
34 .rodata . : {
35 __RODATA_START__ = .;
36 *(.rodata*)
37
38 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
39 . = ALIGN(8);
40 __PARSER_LIB_DESCS_START__ = .;
41 KEEP(*(.img_parser_lib_descs))
42 __PARSER_LIB_DESCS_END__ = .;
43
44 /*
45 * Ensure 8-byte alignment for cpu_ops so that its fields are also
46 * aligned. Also ensure cpu_ops inclusion.
47 */
48 . = ALIGN(8);
49 __CPU_OPS_START__ = .;
50 KEEP(*(cpu_ops))
51 __CPU_OPS_END__ = .;
52
53 /*
54 * No need to pad out the .rodata section to a page boundary. Next is
55 * the .data section, which can mapped in ROM with the same memory
56 * attributes as the .rodata section.
57 */
58 __RODATA_END__ = .;
59 } >ROM
60#else
Sandrine Bailleuxf7488062014-05-22 15:21:35 +010061 ro . : {
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000062 __RO_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +000063 *bl1_entrypoint.o(.text*)
64 *(.text*)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000065 *(.rodata*)
Soby Mathewc704cbc2014-08-14 11:33:56 +010066
Juan Castillo8e55d932015-04-02 09:48:16 +010067 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
68 . = ALIGN(8);
69 __PARSER_LIB_DESCS_START__ = .;
70 KEEP(*(.img_parser_lib_descs))
71 __PARSER_LIB_DESCS_END__ = .;
72
Soby Mathewc704cbc2014-08-14 11:33:56 +010073 /*
74 * Ensure 8-byte alignment for cpu_ops so that its fields are also
75 * aligned. Also ensure cpu_ops inclusion.
76 */
77 . = ALIGN(8);
78 __CPU_OPS_START__ = .;
79 KEEP(*(cpu_ops))
80 __CPU_OPS_END__ = .;
81
Achin Guptab739f222014-01-18 16:50:09 +000082 *(.vectors)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000083 __RO_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +010084 } >ROM
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010085#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +010086
Soby Mathewc704cbc2014-08-14 11:33:56 +010087 ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
88 "cpu_ops not defined for this platform.")
89
Douglas Raillard306593d2017-02-24 18:14:15 +000090 . = BL1_RW_BASE;
91 ASSERT(BL1_RW_BASE == ALIGN(4096),
92 "BL1_RW_BASE address is not aligned on a page boundary.")
93
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000094 /*
95 * The .data section gets copied from ROM to RAM at runtime.
Douglas Raillard306593d2017-02-24 18:14:15 +000096 * Its LMA should be 16-byte aligned to allow efficient copying of 16-bytes
97 * aligned regions in it.
Sandrine Bailleuxf7488062014-05-22 15:21:35 +010098 * Its VMA must be page-aligned as it marks the first read/write page.
Douglas Raillard306593d2017-02-24 18:14:15 +000099 *
100 * It must be placed at a lower address than the stacks if the stack
101 * protector is enabled. Alternatively, the .data.stack_protector_canary
102 * section can be placed independently of the main .data section.
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000103 */
Sandrine Bailleuxf7488062014-05-22 15:21:35 +0100104 .data . : ALIGN(16) {
Achin Gupta4f6ad662013-10-25 09:08:21 +0100105 __DATA_RAM_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +0000106 *(.data*)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000107 __DATA_RAM_END__ = .;
108 } >RAM AT>ROM
Achin Gupta4f6ad662013-10-25 09:08:21 +0100109
Sandrine Bailleuxf7488062014-05-22 15:21:35 +0100110 stacks . (NOLOAD) : {
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000111 __STACKS_START__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100112 *(tzfw_normal_stacks)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000113 __STACKS_END__ = .;
114 } >RAM
115
116 /*
117 * The .bss section gets initialised to 0 at runtime.
Douglas Raillard21362a92016-12-02 13:51:54 +0000118 * Its base address should be 16-byte aligned for better performance of the
119 * zero-initialization code.
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000120 */
121 .bss : ALIGN(16) {
122 __BSS_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +0000123 *(.bss*)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000124 *(COMMON)
125 __BSS_END__ = .;
126 } >RAM
Achin Gupta4f6ad662013-10-25 09:08:21 +0100127
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000128 /*
Achin Guptaa0cd9892014-02-09 13:30:38 +0000129 * The xlat_table section is for full, aligned page tables (4K).
Jeenu Viswambharan74cbb832014-02-17 17:26:51 +0000130 * Removing them from .bss avoids forcing 4K alignment on
131 * the .bss section and eliminates the unecessary zero init
132 */
133 xlat_table (NOLOAD) : {
134 *(xlat_table)
135 } >RAM
136
Soby Mathew2ae20432015-01-08 18:02:44 +0000137#if USE_COHERENT_MEM
Jeenu Viswambharan74cbb832014-02-17 17:26:51 +0000138 /*
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000139 * The base address of the coherent memory section must be page-aligned (4K)
140 * to guarantee that the coherent data are stored on their own pages and
141 * are not mixed with normal data. This is required to set up the correct
142 * memory attributes for the coherent data page tables.
143 */
144 coherent_ram (NOLOAD) : ALIGN(4096) {
145 __COHERENT_RAM_START__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100146 *(tzfw_coherent_mem)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000147 __COHERENT_RAM_END_UNALIGNED__ = .;
148 /*
149 * Memory page(s) mapped to this section will be marked
150 * as device memory. No other unexpected data must creep in.
151 * Ensure the rest of the current memory page is unused.
152 */
153 . = NEXT(4096);
154 __COHERENT_RAM_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100155 } >RAM
Soby Mathew2ae20432015-01-08 18:02:44 +0000156#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100157
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000158 __BL1_RAM_START__ = ADDR(.data);
159 __BL1_RAM_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100160
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000161 __DATA_ROM_START__ = LOADADDR(.data);
162 __DATA_SIZE__ = SIZEOF(.data);
Sandrine Bailleux6c2daed2016-06-15 13:53:50 +0100163
Sandrine Bailleux6c8b3592014-05-22 15:28:26 +0100164 /*
165 * The .data section is the last PROGBITS section so its end marks the end
Sandrine Bailleux6c2daed2016-06-15 13:53:50 +0100166 * of BL1's actual content in Trusted ROM.
Sandrine Bailleux6c8b3592014-05-22 15:28:26 +0100167 */
Sandrine Bailleux6c2daed2016-06-15 13:53:50 +0100168 __BL1_ROM_END__ = __DATA_ROM_START__ + __DATA_SIZE__;
169 ASSERT(__BL1_ROM_END__ <= BL1_RO_LIMIT,
170 "BL1's ROM content has exceeded its limit.")
Achin Gupta4f6ad662013-10-25 09:08:21 +0100171
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000172 __BSS_SIZE__ = SIZEOF(.bss);
173
Soby Mathew2ae20432015-01-08 18:02:44 +0000174#if USE_COHERENT_MEM
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000175 __COHERENT_RAM_UNALIGNED_SIZE__ =
176 __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
Soby Mathew2ae20432015-01-08 18:02:44 +0000177#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100178
Sandrine Bailleux6c8b3592014-05-22 15:28:26 +0100179 ASSERT(. <= BL1_RW_LIMIT, "BL1's RW section has exceeded its limit.")
Achin Gupta4f6ad662013-10-25 09:08:21 +0100180}