blob: b20859b5bbfdcfa7d972dd78d1fc38c3fe0b9be4 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Samuel Holland23f5e542019-10-20 16:11:25 -05002 * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handleyed6ff952014-05-14 17:44:19 +01007#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
9#include <lib/xlat_tables/xlat_tables_defs.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010010
11OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
12OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
Jeenu Viswambharan2a30a752014-03-11 11:06:45 +000013ENTRY(bl1_entrypoint)
Achin Gupta4f6ad662013-10-25 09:08:21 +010014
15MEMORY {
Juan Castillofd8c0772014-09-16 10:40:35 +010016 ROM (rx): ORIGIN = BL1_RO_BASE, LENGTH = BL1_RO_LIMIT - BL1_RO_BASE
17 RAM (rwx): ORIGIN = BL1_RW_BASE, LENGTH = BL1_RW_LIMIT - BL1_RW_BASE
Achin Gupta4f6ad662013-10-25 09:08:21 +010018}
19
20SECTIONS
21{
Sandrine Bailleuxf7488062014-05-22 15:21:35 +010022 . = BL1_RO_BASE;
Antonio Nino Diaz2ce2b092017-11-15 11:45:35 +000023 ASSERT(. == ALIGN(PAGE_SIZE),
Sandrine Bailleuxf7488062014-05-22 15:21:35 +010024 "BL1_RO_BASE address is not aligned on a page boundary.")
25
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010026#if SEPARATE_CODE_AND_RODATA
27 .text . : {
28 __TEXT_START__ = .;
29 *bl1_entrypoint.o(.text*)
Samuel Holland23f5e542019-10-20 16:11:25 -050030 *(SORT_BY_ALIGNMENT(.text*))
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010031 *(.vectors)
Roberto Vargasd93fde32018-04-11 11:53:31 +010032 . = ALIGN(PAGE_SIZE);
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010033 __TEXT_END__ = .;
34 } >ROM
35
Roberto Vargas1d04c632018-05-10 11:01:16 +010036 /* .ARM.extab and .ARM.exidx are only added because Clang need them */
37 .ARM.extab . : {
38 *(.ARM.extab* .gnu.linkonce.armextab.*)
39 } >ROM
40
41 .ARM.exidx . : {
42 *(.ARM.exidx* .gnu.linkonce.armexidx.*)
43 } >ROM
44
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010045 .rodata . : {
46 __RODATA_START__ = .;
Samuel Holland23f5e542019-10-20 16:11:25 -050047 *(SORT_BY_ALIGNMENT(.rodata*))
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010048
49 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
50 . = ALIGN(8);
51 __PARSER_LIB_DESCS_START__ = .;
52 KEEP(*(.img_parser_lib_descs))
53 __PARSER_LIB_DESCS_END__ = .;
54
55 /*
56 * Ensure 8-byte alignment for cpu_ops so that its fields are also
57 * aligned. Also ensure cpu_ops inclusion.
58 */
59 . = ALIGN(8);
60 __CPU_OPS_START__ = .;
61 KEEP(*(cpu_ops))
62 __CPU_OPS_END__ = .;
63
64 /*
65 * No need to pad out the .rodata section to a page boundary. Next is
66 * the .data section, which can mapped in ROM with the same memory
67 * attributes as the .rodata section.
Arve Hjønnevåg1488cbe2020-02-07 14:12:35 -080068 *
69 * Pad out to 16 bytes though as .data section needs to be 16 byte
70 * aligned and lld does not align the LMA to the aligment specified
71 * on the .data section.
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010072 */
73 __RODATA_END__ = .;
Arve Hjønnevåg1488cbe2020-02-07 14:12:35 -080074 . = ALIGN(16);
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010075 } >ROM
76#else
Sandrine Bailleuxf7488062014-05-22 15:21:35 +010077 ro . : {
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000078 __RO_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +000079 *bl1_entrypoint.o(.text*)
Samuel Holland23f5e542019-10-20 16:11:25 -050080 *(SORT_BY_ALIGNMENT(.text*))
81 *(SORT_BY_ALIGNMENT(.rodata*))
Soby Mathewc704cbc2014-08-14 11:33:56 +010082
Juan Castillo8e55d932015-04-02 09:48:16 +010083 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
84 . = ALIGN(8);
85 __PARSER_LIB_DESCS_START__ = .;
86 KEEP(*(.img_parser_lib_descs))
87 __PARSER_LIB_DESCS_END__ = .;
88
Soby Mathewc704cbc2014-08-14 11:33:56 +010089 /*
90 * Ensure 8-byte alignment for cpu_ops so that its fields are also
91 * aligned. Also ensure cpu_ops inclusion.
92 */
93 . = ALIGN(8);
94 __CPU_OPS_START__ = .;
95 KEEP(*(cpu_ops))
96 __CPU_OPS_END__ = .;
97
Achin Guptab739f222014-01-18 16:50:09 +000098 *(.vectors)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000099 __RO_END__ = .;
Arve Hjønnevåg1488cbe2020-02-07 14:12:35 -0800100
101 /*
102 * Pad out to 16 bytes as .data section needs to be 16 byte aligned and
103 * lld does not align the LMA to the aligment specified on the .data
104 * section.
105 */
106 . = ALIGN(16);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100107 } >ROM
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +0100108#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100109
Soby Mathewc704cbc2014-08-14 11:33:56 +0100110 ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
111 "cpu_ops not defined for this platform.")
112
Douglas Raillard306593d2017-02-24 18:14:15 +0000113 . = BL1_RW_BASE;
Antonio Nino Diaz2ce2b092017-11-15 11:45:35 +0000114 ASSERT(BL1_RW_BASE == ALIGN(PAGE_SIZE),
Douglas Raillard306593d2017-02-24 18:14:15 +0000115 "BL1_RW_BASE address is not aligned on a page boundary.")
116
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000117 /*
118 * The .data section gets copied from ROM to RAM at runtime.
Douglas Raillard306593d2017-02-24 18:14:15 +0000119 * Its LMA should be 16-byte aligned to allow efficient copying of 16-bytes
120 * aligned regions in it.
Sandrine Bailleuxf7488062014-05-22 15:21:35 +0100121 * Its VMA must be page-aligned as it marks the first read/write page.
Douglas Raillard306593d2017-02-24 18:14:15 +0000122 *
123 * It must be placed at a lower address than the stacks if the stack
124 * protector is enabled. Alternatively, the .data.stack_protector_canary
125 * section can be placed independently of the main .data section.
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000126 */
Sandrine Bailleuxf7488062014-05-22 15:21:35 +0100127 .data . : ALIGN(16) {
Achin Gupta4f6ad662013-10-25 09:08:21 +0100128 __DATA_RAM_START__ = .;
Samuel Holland23f5e542019-10-20 16:11:25 -0500129 *(SORT_BY_ALIGNMENT(.data*))
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000130 __DATA_RAM_END__ = .;
131 } >RAM AT>ROM
Achin Gupta4f6ad662013-10-25 09:08:21 +0100132
Sandrine Bailleuxf7488062014-05-22 15:21:35 +0100133 stacks . (NOLOAD) : {
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000134 __STACKS_START__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100135 *(tzfw_normal_stacks)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000136 __STACKS_END__ = .;
137 } >RAM
138
139 /*
140 * The .bss section gets initialised to 0 at runtime.
Douglas Raillard21362a92016-12-02 13:51:54 +0000141 * Its base address should be 16-byte aligned for better performance of the
142 * zero-initialization code.
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000143 */
144 .bss : ALIGN(16) {
145 __BSS_START__ = .;
Samuel Holland23f5e542019-10-20 16:11:25 -0500146 *(SORT_BY_ALIGNMENT(.bss*))
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000147 *(COMMON)
148 __BSS_END__ = .;
149 } >RAM
Achin Gupta4f6ad662013-10-25 09:08:21 +0100150
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000151 /*
Achin Guptaa0cd9892014-02-09 13:30:38 +0000152 * The xlat_table section is for full, aligned page tables (4K).
Jeenu Viswambharan74cbb832014-02-17 17:26:51 +0000153 * Removing them from .bss avoids forcing 4K alignment on
Antonio Nino Diaz7c2a3ca2018-02-23 15:07:54 +0000154 * the .bss section. The tables are initialized to zero by the translation
155 * tables library.
Jeenu Viswambharan74cbb832014-02-17 17:26:51 +0000156 */
157 xlat_table (NOLOAD) : {
158 *(xlat_table)
159 } >RAM
160
Soby Mathew2ae20432015-01-08 18:02:44 +0000161#if USE_COHERENT_MEM
Jeenu Viswambharan74cbb832014-02-17 17:26:51 +0000162 /*
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000163 * The base address of the coherent memory section must be page-aligned (4K)
164 * to guarantee that the coherent data are stored on their own pages and
165 * are not mixed with normal data. This is required to set up the correct
166 * memory attributes for the coherent data page tables.
167 */
Antonio Nino Diaz2ce2b092017-11-15 11:45:35 +0000168 coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) {
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000169 __COHERENT_RAM_START__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100170 *(tzfw_coherent_mem)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000171 __COHERENT_RAM_END_UNALIGNED__ = .;
172 /*
173 * Memory page(s) mapped to this section will be marked
174 * as device memory. No other unexpected data must creep in.
175 * Ensure the rest of the current memory page is unused.
176 */
Roberto Vargasd93fde32018-04-11 11:53:31 +0100177 . = ALIGN(PAGE_SIZE);
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000178 __COHERENT_RAM_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100179 } >RAM
Soby Mathew2ae20432015-01-08 18:02:44 +0000180#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100181
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000182 __BL1_RAM_START__ = ADDR(.data);
183 __BL1_RAM_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100184
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000185 __DATA_ROM_START__ = LOADADDR(.data);
186 __DATA_SIZE__ = SIZEOF(.data);
Sandrine Bailleux6c2daed2016-06-15 13:53:50 +0100187
Sandrine Bailleux6c8b3592014-05-22 15:28:26 +0100188 /*
189 * The .data section is the last PROGBITS section so its end marks the end
Sandrine Bailleux6c2daed2016-06-15 13:53:50 +0100190 * of BL1's actual content in Trusted ROM.
Sandrine Bailleux6c8b3592014-05-22 15:28:26 +0100191 */
Sandrine Bailleux6c2daed2016-06-15 13:53:50 +0100192 __BL1_ROM_END__ = __DATA_ROM_START__ + __DATA_SIZE__;
193 ASSERT(__BL1_ROM_END__ <= BL1_RO_LIMIT,
194 "BL1's ROM content has exceeded its limit.")
Achin Gupta4f6ad662013-10-25 09:08:21 +0100195
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000196 __BSS_SIZE__ = SIZEOF(.bss);
197
Soby Mathew2ae20432015-01-08 18:02:44 +0000198#if USE_COHERENT_MEM
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000199 __COHERENT_RAM_UNALIGNED_SIZE__ =
200 __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
Soby Mathew2ae20432015-01-08 18:02:44 +0000201#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100202
Sandrine Bailleux6c8b3592014-05-22 15:28:26 +0100203 ASSERT(. <= BL1_RW_LIMIT, "BL1's RW section has exceeded its limit.")
Achin Gupta4f6ad662013-10-25 09:08:21 +0100204}