blob: 8a49e232db7ae66bc5beb2435f47c0b3c0c6efd1 [file] [log] [blame]
Varun Wadekarb316e242015-05-19 16:48:04 +05301/*
Madhukar Pappireddyfc9b4112019-12-23 14:49:52 -06002 * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
Varun Wadekarb316e242015-05-19 16:48:04 +05303 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekarb316e242015-05-19 16:48:04 +05305 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8#include <errno.h>
9#include <stddef.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Varun Wadekarb316e242015-05-19 16:48:04 +053014#include <arch.h>
15#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <bl31/bl31.h>
17#include <common/bl_common.h>
18#include <common/debug.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053019#include <cortex_a53.h>
Isla Mitchelle3631462017-07-14 10:46:32 +010020#include <cortex_a57.h>
Varun Wadekarbaf903e2015-09-22 15:00:06 +053021#include <denver.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022#include <drivers/console.h>
23#include <lib/mmio.h>
24#include <lib/utils.h>
25#include <lib/utils_def.h>
26#include <plat/common/platform.h>
27
Varun Wadekarb316e242015-05-19 16:48:04 +053028#include <memctrl.h>
Varun Wadekar4967c3d2017-07-21 13:34:16 -070029#include <profiler.h>
Varun Wadekar0dc91812015-12-30 15:06:41 -080030#include <tegra_def.h>
Harvey Hsieh9e083c72017-04-10 16:20:32 +080031#include <tegra_platform.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053032#include <tegra_private.h>
33
Arve Hjønnevåg8f539492018-02-21 17:36:44 -080034/* length of Trusty's input parameters (in bytes) */
35#define TRUSTY_PARAMS_LEN_BYTES (4096*2)
36
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +010037extern void memcpy16(void *dest, const void *src, unsigned int length);
Varun Wadekarb41a4142016-05-23 15:56:14 -070038
Varun Wadekarb316e242015-05-19 16:48:04 +053039/*******************************************************************************
40 * Declarations of linker defined symbols which will help us find the layout
41 * of trusted SRAM
42 ******************************************************************************/
Joel Hutton5cc3bc82018-03-21 11:40:57 +000043
Varun Wadekarfda095f2019-01-02 10:48:18 -080044IMPORT_SYM(uint64_t, __RW_START__, BL31_RW_START);
Madhukar Pappireddyfc9b4112019-12-23 14:49:52 -060045
46static const uint64_t BL31_RW_END = BL_END;
47static const uint64_t BL31_RODATA_BASE = BL_RO_DATA_BASE;
48static const uint64_t BL31_RODATA_END = BL_RO_DATA_END;
49static const uint64_t TEXT_START = BL_CODE_BASE;
50static const uint64_t TEXT_END = BL_CODE_END;
Varun Wadekarb316e242015-05-19 16:48:04 +053051
Varun Wadekarb316e242015-05-19 16:48:04 +053052extern uint64_t tegra_bl31_phys_base;
53
Varun Wadekar52a15982015-06-05 12:57:27 +053054static entry_point_info_t bl33_image_ep_info, bl32_image_ep_info;
Varun Wadekarb316e242015-05-19 16:48:04 +053055static plat_params_from_bl2_t plat_bl31_params_from_bl2 = {
Varun Wadekarfda095f2019-01-02 10:48:18 -080056 .tzdram_size = TZDRAM_SIZE
Varun Wadekarb316e242015-05-19 16:48:04 +053057};
Varun Wadekar1c4d5e42019-12-17 21:23:24 -080058#ifdef SPD_trusty
59static aapcs64_params_t bl32_args;
60#endif
Varun Wadekarb316e242015-05-19 16:48:04 +053061
62/*******************************************************************************
63 * This variable holds the non-secure image entry address
64 ******************************************************************************/
65extern uint64_t ns_image_entrypoint;
66
67/*******************************************************************************
68 * Return a pointer to the 'entry_point_info' structure of the next image for
69 * security state specified. BL33 corresponds to the non-secure image type
70 * while BL32 corresponds to the secure image type.
71 ******************************************************************************/
72entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
73{
Varun Wadekarfda095f2019-01-02 10:48:18 -080074 entry_point_info_t *ep = NULL;
Varun Wadekarb316e242015-05-19 16:48:04 +053075
Varun Wadekar197a75f2016-06-06 10:46:28 -070076 /* return BL32 entry point info if it is valid */
Varun Wadekarfda095f2019-01-02 10:48:18 -080077 if (type == NON_SECURE) {
78 ep = &bl33_image_ep_info;
79 } else if ((type == SECURE) && (bl32_image_ep_info.pc != 0U)) {
80 ep = &bl32_image_ep_info;
81 }
Varun Wadekar52a15982015-06-05 12:57:27 +053082
Varun Wadekarfda095f2019-01-02 10:48:18 -080083 return ep;
Varun Wadekarb316e242015-05-19 16:48:04 +053084}
85
86/*******************************************************************************
87 * Return a pointer to the 'plat_params_from_bl2_t' structure. The BL2 image
88 * passes this platform specific information.
89 ******************************************************************************/
90plat_params_from_bl2_t *bl31_get_plat_params(void)
91{
92 return &plat_bl31_params_from_bl2;
93}
94
95/*******************************************************************************
96 * Perform any BL31 specific platform actions. Populate the BL33 and BL32 image
97 * info.
98 ******************************************************************************/
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +010099void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
100 u_register_t arg2, u_register_t arg3)
Varun Wadekarb316e242015-05-19 16:48:04 +0530101{
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100102 struct tegra_bl31_params *arg_from_bl2 = (struct tegra_bl31_params *) arg0;
103 plat_params_from_bl2_t *plat_params = (plat_params_from_bl2_t *)arg1;
Varun Wadekarb41a4142016-05-23 15:56:14 -0700104 image_info_t bl32_img_info = { {0} };
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700105 uint64_t tzdram_start, tzdram_end, bl32_start, bl32_end;
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700106 int32_t ret;
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530107
Varun Wadekarb316e242015-05-19 16:48:04 +0530108 /*
Varun Wadekard22d4ad2016-05-23 11:41:07 -0700109 * For RESET_TO_BL31 systems, BL31 is the first bootloader to run so
110 * there's no argument to relay from a previous bootloader. Platforms
Varun Wadekar7cf57d72018-05-17 09:36:38 -0700111 * might use custom ways to get arguments.
Varun Wadekard22d4ad2016-05-23 11:41:07 -0700112 */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800113 if (arg_from_bl2 == NULL) {
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100114 arg_from_bl2 = plat_get_bl31_params();
Varun Wadekarfda095f2019-01-02 10:48:18 -0800115 }
116 if (plat_params == NULL) {
Varun Wadekard22d4ad2016-05-23 11:41:07 -0700117 plat_params = plat_get_bl31_plat_params();
Varun Wadekarfda095f2019-01-02 10:48:18 -0800118 }
Varun Wadekard22d4ad2016-05-23 11:41:07 -0700119
120 /*
Varun Wadekar52a15982015-06-05 12:57:27 +0530121 * Copy BL3-3, BL3-2 entry point information.
Varun Wadekarb316e242015-05-19 16:48:04 +0530122 * They are stored in Secure RAM, in BL2's address space.
123 */
Anthony Zhou4408e882017-07-07 14:29:51 +0800124 assert(arg_from_bl2 != NULL);
125 assert(arg_from_bl2->bl33_ep_info != NULL);
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100126 bl33_image_ep_info = *arg_from_bl2->bl33_ep_info;
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530127
Varun Wadekarfda095f2019-01-02 10:48:18 -0800128 if (arg_from_bl2->bl32_ep_info != NULL) {
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100129 bl32_image_ep_info = *arg_from_bl2->bl32_ep_info;
Varun Wadekar1c4d5e42019-12-17 21:23:24 -0800130#ifdef SPD_trusty
131 /* save BL32 boot parameters */
132 memcpy(&bl32_args, &arg_from_bl2->bl32_ep_info->args, sizeof(bl32_args));
133#endif
Arve Hjønnevåg8f539492018-02-21 17:36:44 -0800134 }
Varun Wadekarb316e242015-05-19 16:48:04 +0530135
136 /*
Varun Wadekarf07d6de2018-02-27 14:33:57 -0800137 * Parse platform specific parameters
Varun Wadekarb316e242015-05-19 16:48:04 +0530138 */
Anthony Zhou4408e882017-07-07 14:29:51 +0800139 assert(plat_params != NULL);
Varun Wadekar6bb62462015-10-06 12:49:31 +0530140 plat_bl31_params_from_bl2.tzdram_base = plat_params->tzdram_base;
141 plat_bl31_params_from_bl2.tzdram_size = plat_params->tzdram_size;
Varun Wadekard2014c62015-10-29 10:37:28 +0530142 plat_bl31_params_from_bl2.uart_id = plat_params->uart_id;
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800143 plat_bl31_params_from_bl2.l2_ecc_parity_prot_dis = plat_params->l2_ecc_parity_prot_dis;
Varun Wadekarf07d6de2018-02-27 14:33:57 -0800144 plat_bl31_params_from_bl2.sc7entry_fw_size = plat_params->sc7entry_fw_size;
145 plat_bl31_params_from_bl2.sc7entry_fw_base = plat_params->sc7entry_fw_base;
Varun Wadekard2014c62015-10-29 10:37:28 +0530146
147 /*
Varun Wadekar1ec441e2016-03-24 15:34:24 -0700148 * It is very important that we run either from TZDRAM or TZSRAM base.
149 * Add an explicit check here.
150 */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800151 if ((plat_bl31_params_from_bl2.tzdram_base != (uint64_t)BL31_BASE) &&
152 (TEGRA_TZRAM_BASE != BL31_BASE)) {
Varun Wadekar1ec441e2016-03-24 15:34:24 -0700153 panic();
Varun Wadekarfda095f2019-01-02 10:48:18 -0800154 }
Varun Wadekar1ec441e2016-03-24 15:34:24 -0700155
156 /*
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700157 * Enable console for the platform
Harvey Hsieh9e083c72017-04-10 16:20:32 +0800158 */
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700159 plat_enable_console(plat_params->uart_id);
Varun Wadekard2014c62015-10-29 10:37:28 +0530160
Varun Wadekar5118b532016-06-04 22:08:50 -0700161 /*
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700162 * The previous bootloader passes the base address of the shared memory
163 * location to store the boot profiler logs. Sanity check the
Andreas Färberd829cd42019-06-17 00:06:43 +0200164 * address and initialise the profiler library, if it looks ok.
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700165 */
166 if (plat_params->boot_profiler_shmem_base != 0ULL) {
167
168 ret = bl31_check_ns_address(plat_params->boot_profiler_shmem_base,
169 PROFILER_SIZE_BYTES);
170 if (ret == (int32_t)0) {
171
172 /* store the membase for the profiler lib */
173 plat_bl31_params_from_bl2.boot_profiler_shmem_base =
174 plat_params->boot_profiler_shmem_base;
175
176 /* initialise the profiler library */
177 boot_profiler_init(plat_params->boot_profiler_shmem_base,
178 TEGRA_TMRUS_BASE);
179 }
180 }
181
182 /*
183 * Add timestamp for platform early setup entry.
184 */
185 boot_profiler_add_record("[TF] early setup entry");
186
187 /*
Steven Kao27e64312016-10-21 14:16:59 +0800188 * Initialize delay timer
189 */
190 tegra_delay_timer_init();
191
Varun Wadekardbe67c72017-09-20 15:09:38 -0700192 /* Early platform setup for Tegra SoCs */
193 plat_early_platform_setup();
194
Steven Kao27e64312016-10-21 14:16:59 +0800195 /*
Varun Wadekar5118b532016-06-04 22:08:50 -0700196 * Do initial security configuration to allow DRAM/device access.
197 */
198 tegra_memctrl_tzdram_setup(plat_bl31_params_from_bl2.tzdram_base,
Varun Wadekarfda095f2019-01-02 10:48:18 -0800199 (uint32_t)plat_bl31_params_from_bl2.tzdram_size);
Varun Wadekar5118b532016-06-04 22:08:50 -0700200
Varun Wadekarb41a4142016-05-23 15:56:14 -0700201 /*
202 * The previous bootloader might not have placed the BL32 image
203 * inside the TZDRAM. We check the BL32 image info to find out
204 * the base/PC values and relocate the image if necessary.
205 */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800206 if (arg_from_bl2->bl32_image_info != NULL) {
Varun Wadekarb41a4142016-05-23 15:56:14 -0700207
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100208 bl32_img_info = *arg_from_bl2->bl32_image_info;
Varun Wadekarb41a4142016-05-23 15:56:14 -0700209
210 /* Relocate BL32 if it resides outside of the TZDRAM */
211 tzdram_start = plat_bl31_params_from_bl2.tzdram_base;
212 tzdram_end = plat_bl31_params_from_bl2.tzdram_base +
213 plat_bl31_params_from_bl2.tzdram_size;
214 bl32_start = bl32_img_info.image_base;
215 bl32_end = bl32_img_info.image_base + bl32_img_info.image_size;
216
217 assert(tzdram_end > tzdram_start);
218 assert(bl32_end > bl32_start);
219 assert(bl32_image_ep_info.pc > tzdram_start);
220 assert(bl32_image_ep_info.pc < tzdram_end);
221
222 /* relocate BL32 */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800223 if ((bl32_start >= tzdram_end) || (bl32_end <= tzdram_start)) {
Varun Wadekarb41a4142016-05-23 15:56:14 -0700224
225 INFO("Relocate BL32 to TZDRAM\n");
226
Varun Wadekarfda095f2019-01-02 10:48:18 -0800227 (void)memcpy16((void *)(uintptr_t)bl32_image_ep_info.pc,
Varun Wadekarb41a4142016-05-23 15:56:14 -0700228 (void *)(uintptr_t)bl32_start,
229 bl32_img_info.image_size);
230
231 /* clean up non-secure intermediate buffer */
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100232 zeromem((void *)(uintptr_t)bl32_start,
Varun Wadekarb41a4142016-05-23 15:56:14 -0700233 bl32_img_info.image_size);
234 }
235 }
236
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700237 /*
238 * Add timestamp for platform early setup exit.
239 */
240 boot_profiler_add_record("[TF] early setup exit");
241
Sandrine Bailleuxfff61b62018-06-21 11:41:43 +0200242 INFO("BL3-1: Boot CPU: %s Processor [%lx]\n",
243 (((read_midr() >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK)
244 == DENVER_IMPL) ? "Denver" : "ARM", read_mpidr());
Varun Wadekarb316e242015-05-19 16:48:04 +0530245}
Arve Hjønnevåg8f539492018-02-21 17:36:44 -0800246
247#ifdef SPD_trusty
248void plat_trusty_set_boot_args(aapcs64_params_t *args)
249{
Varun Wadekar1c4d5e42019-12-17 21:23:24 -0800250 /*
251 * arg0 = TZDRAM aperture available for BL32
252 * arg1 = BL32 boot params
253 * arg2 = EKS Blob Length
254 * arg3 = Boot Profiler Carveout Base
255 */
256 args->arg0 = bl32_args.arg0;
257 args->arg1 = bl32_args.arg2;
Varun Wadekarc2099802018-12-28 13:50:20 -0800258
259 /* update EKS size */
Varun Wadekar1c4d5e42019-12-17 21:23:24 -0800260 args->arg2 = bl32_args.arg4;
Varun Wadekar7a1ba292019-01-02 16:30:01 -0800261
262 /* Profiler Carveout Base */
Varun Wadekar1c4d5e42019-12-17 21:23:24 -0800263 args->arg3 = bl32_args.arg5;
Arve Hjønnevåg8f539492018-02-21 17:36:44 -0800264}
265#endif
Varun Wadekarb316e242015-05-19 16:48:04 +0530266
267/*******************************************************************************
268 * Initialize the gic, configure the SCR.
269 ******************************************************************************/
270void bl31_platform_setup(void)
271{
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700272 /*
273 * Add timestamp for platform setup entry.
274 */
275 boot_profiler_add_record("[TF] plat setup entry");
276
Varun Wadekarb7b45752015-12-28 14:55:41 -0800277 /* Initialize the gic cpu and distributor interfaces */
278 plat_gic_setup();
279
Varun Wadekarb316e242015-05-19 16:48:04 +0530280 /*
281 * Setup secondary CPU POR infrastructure.
282 */
283 plat_secondary_setup();
284
285 /*
286 * Initial Memory Controller configuration.
287 */
288 tegra_memctrl_setup();
289
290 /*
Varun Wadekar0dc91812015-12-30 15:06:41 -0800291 * Set up the TZRAM memory aperture to allow only secure world
292 * access
293 */
294 tegra_memctrl_tzram_setup(TEGRA_TZRAM_BASE, TEGRA_TZRAM_SIZE);
295
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700296 /*
Dilan Lee1f66f3d2017-10-27 09:51:09 +0800297 * Late setup handler to allow platforms to performs additional
298 * functionality.
299 * This handler gets called with MMU enabled.
300 */
301 plat_late_platform_setup();
302
303 /*
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700304 * Add timestamp for platform setup exit.
305 */
306 boot_profiler_add_record("[TF] plat setup exit");
307
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530308 INFO("BL3-1: Tegra platform setup complete\n");
Varun Wadekarb316e242015-05-19 16:48:04 +0530309}
310
311/*******************************************************************************
Varun Wadekar1dcffa92016-01-08 17:48:42 -0800312 * Perform any BL3-1 platform runtime setup prior to BL3-1 cold boot exit
313 ******************************************************************************/
314void bl31_plat_runtime_setup(void)
315{
Varun Wadekarc92050b2017-03-29 14:57:29 -0700316 /*
Harvey Hsieh359be952017-08-21 15:01:53 +0800317 * During cold boot, it is observed that the arbitration
318 * bit is set in the Memory controller leading to false
319 * error interrupts in the non-secure world. To avoid
320 * this, clean the interrupt status register before
321 * booting into the non-secure world
322 */
323 tegra_memctrl_clear_pending_interrupts();
324
325 /*
Varun Wadekarc92050b2017-03-29 14:57:29 -0700326 * During boot, USB3 and flash media (SDMMC/SATA) devices need
327 * access to IRAM. Because these clients connect to the MC and
328 * do not have a direct path to the IRAM, the MC implements AHB
329 * redirection during boot to allow path to IRAM. In this mode
330 * accesses to a programmed memory address aperture are directed
331 * to the AHB bus, allowing access to the IRAM. This mode must be
332 * disabled before we jump to the non-secure world.
333 */
334 tegra_memctrl_disable_ahb_redirection();
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700335
336 /*
337 * Add final timestamp before exiting BL31.
338 */
339 boot_profiler_add_record("[TF] bl31 exit");
340 boot_profiler_deinit();
Varun Wadekar1dcffa92016-01-08 17:48:42 -0800341}
342
343/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530344 * Perform the very early platform specific architectural setup here. At the
345 * moment this only intializes the mmu in a quick and dirty way.
346 ******************************************************************************/
347void bl31_plat_arch_setup(void)
348{
Varun Wadekarfda095f2019-01-02 10:48:18 -0800349 uint64_t rw_start = BL31_RW_START;
350 uint64_t rw_size = BL31_RW_END - BL31_RW_START;
351 uint64_t rodata_start = BL31_RODATA_BASE;
352 uint64_t rodata_size = BL31_RODATA_END - BL31_RODATA_BASE;
353 uint64_t code_base = TEXT_START;
354 uint64_t code_size = TEXT_END - TEXT_START;
Varun Wadekarb316e242015-05-19 16:48:04 +0530355 const mmap_region_t *plat_mmio_map = NULL;
Varun Wadekarb316e242015-05-19 16:48:04 +0530356#if USE_COHERENT_MEM
Varun Wadekarfda095f2019-01-02 10:48:18 -0800357 uint32_t coh_start, coh_size;
Varun Wadekarb316e242015-05-19 16:48:04 +0530358#endif
Varun Wadekarfda095f2019-01-02 10:48:18 -0800359 const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
Varun Wadekarb316e242015-05-19 16:48:04 +0530360
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700361 /*
362 * Add timestamp for arch setup entry.
363 */
364 boot_profiler_add_record("[TF] arch setup entry");
365
Varun Wadekar922550a2018-01-23 14:38:51 -0800366 /* add MMIO space */
367 plat_mmio_map = plat_get_mmio_map();
368 if (plat_mmio_map != NULL) {
369 mmap_add(plat_mmio_map);
370 } else {
371 WARN("MMIO map not available\n");
372 }
373
Varun Wadekarb316e242015-05-19 16:48:04 +0530374 /* add memory regions */
Varun Wadekar3fb854f2017-02-28 08:23:59 -0800375 mmap_add_region(rw_start, rw_start,
376 rw_size,
Varun Wadekarb316e242015-05-19 16:48:04 +0530377 MT_MEMORY | MT_RW | MT_SECURE);
Varun Wadekar3fb854f2017-02-28 08:23:59 -0800378 mmap_add_region(rodata_start, rodata_start,
379 rodata_size,
380 MT_RO_DATA | MT_SECURE);
381 mmap_add_region(code_base, code_base,
382 code_size,
383 MT_CODE | MT_SECURE);
Varun Wadekar207cc732015-07-08 12:57:50 +0530384
Varun Wadekarb316e242015-05-19 16:48:04 +0530385#if USE_COHERENT_MEM
Masahiro Yamada0fac5af2016-12-28 16:11:41 +0900386 coh_start = total_base + (BL_COHERENT_RAM_BASE - BL31_RO_BASE);
387 coh_size = BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE;
Varun Wadekar207cc732015-07-08 12:57:50 +0530388
Varun Wadekarb316e242015-05-19 16:48:04 +0530389 mmap_add_region(coh_start, coh_start,
390 coh_size,
Varun Wadekarfda095f2019-01-02 10:48:18 -0800391 (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE);
Varun Wadekarb316e242015-05-19 16:48:04 +0530392#endif
393
Varun Wadekar922550a2018-01-23 14:38:51 -0800394 /* map TZDRAM used by BL31 as coherent memory */
395 if (TEGRA_TZRAM_BASE == tegra_bl31_phys_base) {
396 mmap_add_region(params_from_bl2->tzdram_base,
397 params_from_bl2->tzdram_base,
398 BL31_SIZE,
399 MT_DEVICE | MT_RW | MT_SECURE);
Varun Wadekarfda095f2019-01-02 10:48:18 -0800400 }
Varun Wadekarb316e242015-05-19 16:48:04 +0530401
402 /* set up translation tables */
403 init_xlat_tables();
404
405 /* enable the MMU */
406 enable_mmu_el3(0);
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530407
Varun Wadekar4967c3d2017-07-21 13:34:16 -0700408 /*
409 * Add timestamp for arch setup exit.
410 */
411 boot_profiler_add_record("[TF] arch setup exit");
412
Varun Wadekarbaf903e2015-09-22 15:00:06 +0530413 INFO("BL3-1: Tegra: MMU enabled\n");
Varun Wadekarb316e242015-05-19 16:48:04 +0530414}
Varun Wadekar7a269e22015-06-10 14:04:32 +0530415
416/*******************************************************************************
417 * Check if the given NS DRAM range is valid
418 ******************************************************************************/
Varun Wadekarfda095f2019-01-02 10:48:18 -0800419int32_t bl31_check_ns_address(uint64_t base, uint64_t size_in_bytes)
Varun Wadekar7a269e22015-06-10 14:04:32 +0530420{
Varun Wadekarc74343c2017-07-20 09:43:28 -0700421 uint64_t end = base + size_in_bytes - U(1);
Varun Wadekarfda095f2019-01-02 10:48:18 -0800422 int32_t ret = 0;
Varun Wadekar7a269e22015-06-10 14:04:32 +0530423
424 /*
425 * Check if the NS DRAM address is valid
426 */
Varun Wadekarc74343c2017-07-20 09:43:28 -0700427 if ((base < TEGRA_DRAM_BASE) || (base >= TEGRA_DRAM_END) ||
428 (end > TEGRA_DRAM_END)) {
429
Andreas Färber90bbade2019-06-16 23:32:20 +0200430 ERROR("NS address 0x%llx is out-of-bounds!\n", base);
Varun Wadekarfda095f2019-01-02 10:48:18 -0800431 ret = -EFAULT;
Varun Wadekar7a269e22015-06-10 14:04:32 +0530432 }
433
434 /*
435 * TZDRAM aperture contains the BL31 and BL32 images, so we need
436 * to check if the NS DRAM range overlaps the TZDRAM aperture.
437 */
Varun Wadekarc74343c2017-07-20 09:43:28 -0700438 if ((base < (uint64_t)TZDRAM_END) && (end > tegra_bl31_phys_base)) {
Andreas Färber90bbade2019-06-16 23:32:20 +0200439 ERROR("NS address 0x%llx overlaps TZDRAM!\n", base);
Varun Wadekarfda095f2019-01-02 10:48:18 -0800440 ret = -ENOTSUP;
Varun Wadekar7a269e22015-06-10 14:04:32 +0530441 }
442
443 /* valid NS address */
Varun Wadekarfda095f2019-01-02 10:48:18 -0800444 return ret;
Varun Wadekar7a269e22015-06-10 14:04:32 +0530445}