blob: 58a996797fa05123e138f70f113f340cf98eec2f [file] [log] [blame]
Hadi Asyrafi616da772019-06-27 11:34:03 +08001/*
Jit Loon Lim86f6fb32023-05-17 12:26:11 +08002 * Copyright (c) 2019-2023, ARM Limited and Contributors. All rights reserved.
Hadi Asyrafi616da772019-06-27 11:34:03 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <assert.h>
8#include <common/debug.h>
9#include <common/runtime_svc.h>
Hadi Asyrafi67942302019-10-22 13:28:51 +080010#include <lib/mmio.h>
Hadi Asyrafi616da772019-06-27 11:34:03 +080011#include <tools_share/uuid.h>
12
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080013#include "socfpga_fcs.h"
Hadi Asyrafi6f8a2b22019-10-23 18:34:14 +080014#include "socfpga_mailbox.h"
Jit Loon Lim86f6fb32023-05-17 12:26:11 +080015#include "socfpga_plat_def.h"
Hadi Asyrafi36a9f302019-12-24 10:42:52 +080016#include "socfpga_reset_manager.h"
Hadi Asyrafiab1132f2019-10-22 10:31:45 +080017#include "socfpga_sip_svc.h"
Jit Loon Lim86f6fb32023-05-17 12:26:11 +080018#include "socfpga_system_manager.h"
Hadi Asyrafi616da772019-06-27 11:34:03 +080019
20/* Total buffer the driver can hold */
21#define FPGA_CONFIG_BUFFER_SIZE 4
22
Sieu Mun Tangc3667602022-05-13 14:55:05 +080023static config_type request_type = NO_REQUEST;
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +080024static int current_block, current_buffer;
Abdul Halim, Muhammad Hadi Asyrafib251c332020-05-29 12:13:17 +080025static int read_block, max_blocks;
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +080026static uint32_t send_id, rcv_id;
27static uint32_t bytes_per_block, blocks_submitted;
Sieu Mun Tang54064982022-04-28 22:40:58 +080028static bool bridge_disable;
Hadi Asyrafi616da772019-06-27 11:34:03 +080029
Sieu Mun Tange6d5de92022-04-28 22:21:01 +080030/* RSU static variables */
Chee Hong Ang2cfd8ec2020-05-13 11:44:04 +080031static uint32_t rsu_dcmf_ver[4] = {0};
Sieu Mun Tange6d5de92022-04-28 22:21:01 +080032static uint16_t rsu_dcmf_stat[4] = {0};
Sieu Mun Tangc3667602022-05-13 14:55:05 +080033static uint32_t rsu_max_retry;
Hadi Asyrafi616da772019-06-27 11:34:03 +080034
35/* SiP Service UUID */
36DEFINE_SVC_UUID2(intl_svc_uid,
37 0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
38 0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
39
Hadi Asyraficee6aa92019-12-17 15:25:04 +080040static uint64_t socfpga_sip_handler(uint32_t smc_fid,
Hadi Asyrafi616da772019-06-27 11:34:03 +080041 uint64_t x1,
42 uint64_t x2,
43 uint64_t x3,
44 uint64_t x4,
45 void *cookie,
46 void *handle,
47 uint64_t flags)
48{
49 ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
50 SMC_RET1(handle, SMC_UNK);
51}
52
53struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
54
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080055static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
Hadi Asyrafi616da772019-06-27 11:34:03 +080056{
Abdul Halim, Muhammad Hadi Asyrafid84bfef2020-02-25 16:28:10 +080057 uint32_t args[3];
Hadi Asyrafi616da772019-06-27 11:34:03 +080058
59 while (max_blocks > 0 && buffer->size > buffer->size_written) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080060 args[0] = (1<<8);
61 args[1] = buffer->addr + buffer->size_written;
62 if (buffer->size - buffer->size_written <= bytes_per_block) {
Hadi Asyrafi616da772019-06-27 11:34:03 +080063 args[2] = buffer->size - buffer->size_written;
Hadi Asyrafi616da772019-06-27 11:34:03 +080064 current_buffer++;
65 current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
Sieu Mun Tang28af1652022-05-09 10:48:53 +080066 } else {
Hadi Asyrafi616da772019-06-27 11:34:03 +080067 args[2] = bytes_per_block;
Sieu Mun Tang28af1652022-05-09 10:48:53 +080068 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080069
70 buffer->size_written += args[2];
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +080071 mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args,
Abdul Halim, Muhammad Hadi Asyrafi118ab212020-10-15 15:27:18 +080072 3U, CMD_INDIRECT);
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080073
74 buffer->subblocks_sent++;
Hadi Asyrafi616da772019-06-27 11:34:03 +080075 max_blocks--;
76 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080077
78 return !max_blocks;
Hadi Asyrafi616da772019-06-27 11:34:03 +080079}
80
81static int intel_fpga_sdm_write_all(void)
82{
Sieu Mun Tang28af1652022-05-09 10:48:53 +080083 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080084 if (intel_fpga_sdm_write_buffer(
Sieu Mun Tang28af1652022-05-09 10:48:53 +080085 &fpga_config_buffers[current_buffer])) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080086 break;
Sieu Mun Tang28af1652022-05-09 10:48:53 +080087 }
88 }
Hadi Asyrafi616da772019-06-27 11:34:03 +080089 return 0;
90}
91
Sieu Mun Tangc3667602022-05-13 14:55:05 +080092static uint32_t intel_mailbox_fpga_config_isdone(void)
Hadi Asyrafi616da772019-06-27 11:34:03 +080093{
Hadi Asyrafi0c6dae22019-12-17 23:33:39 +080094 uint32_t ret;
95
Sieu Mun Tangc3667602022-05-13 14:55:05 +080096 switch (request_type) {
97 case RECONFIGURATION:
98 ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
99 true);
100 break;
101 case BITSTREAM_AUTH:
102 ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
103 false);
104 break;
105 default:
106 ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS,
107 false);
108 break;
Kris Chapline768dfa2021-06-25 11:31:52 +0100109 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800110
Abdul Halim, Muhammad Hadi Asyrafi959143d2020-12-29 16:49:23 +0800111 if (ret != 0U) {
Kris Chapline768dfa2021-06-25 11:31:52 +0100112 if (ret == MBOX_CFGSTAT_STATE_CONFIG) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800113 return INTEL_SIP_SMC_STATUS_BUSY;
Kris Chapline768dfa2021-06-25 11:31:52 +0100114 } else {
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800115 request_type = NO_REQUEST;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800116 return INTEL_SIP_SMC_STATUS_ERROR;
Kris Chapline768dfa2021-06-25 11:31:52 +0100117 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800118 }
119
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800120 if (bridge_disable != 0U) {
Sieu Mun Tang82cf5df2022-05-05 17:07:21 +0800121 socfpga_bridges_enable(~0); /* Enable bridge */
Sieu Mun Tang54064982022-04-28 22:40:58 +0800122 bridge_disable = false;
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800123 }
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800124 request_type = NO_REQUEST;
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800125
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800126 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800127}
128
129static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
130{
131 int i;
132
133 for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
134 if (fpga_config_buffers[i].block_number == current_block) {
135 fpga_config_buffers[i].subblocks_sent--;
136 if (fpga_config_buffers[i].subblocks_sent == 0
137 && fpga_config_buffers[i].size <=
138 fpga_config_buffers[i].size_written) {
139 fpga_config_buffers[i].write_requested = 0;
140 current_block++;
141 *buffer_addr_completed =
142 fpga_config_buffers[i].addr;
143 return 0;
144 }
145 }
146 }
147
148 return -1;
149}
150
Hadi Asyraficee6aa92019-12-17 15:25:04 +0800151static int intel_fpga_config_completed_write(uint32_t *completed_addr,
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800152 uint32_t *count, uint32_t *job_id)
Hadi Asyrafi616da772019-06-27 11:34:03 +0800153{
Hadi Asyrafi616da772019-06-27 11:34:03 +0800154 uint32_t resp[5];
Sieu Mun Tang24682662022-02-19 21:49:48 +0800155 unsigned int resp_len = ARRAY_SIZE(resp);
156 int status = INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800157 int all_completed = 1;
Sieu Mun Tang24682662022-02-19 21:49:48 +0800158 *count = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800159
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800160 while (*count < 3) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800161
Sieu Mun Tang24682662022-02-19 21:49:48 +0800162 status = mailbox_read_response(job_id,
163 resp, &resp_len);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800164
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800165 if (status < 0) {
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800166 break;
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800167 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800168
Hadi Asyrafi616da772019-06-27 11:34:03 +0800169 max_blocks++;
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800170
Hadi Asyrafi616da772019-06-27 11:34:03 +0800171 if (mark_last_buffer_xfer_completed(
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800172 &completed_addr[*count]) == 0) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800173 *count = *count + 1;
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800174 } else {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800175 break;
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800176 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800177 }
178
179 if (*count <= 0) {
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800180 if (status != MBOX_NO_RESPONSE &&
181 status != MBOX_TIMEOUT && resp_len != 0) {
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800182 mailbox_clear_response();
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800183 request_type = NO_REQUEST;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800184 return INTEL_SIP_SMC_STATUS_ERROR;
185 }
186
187 *count = 0;
188 }
189
190 intel_fpga_sdm_write_all();
191
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800192 if (*count > 0) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800193 status = INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800194 } else if (*count == 0) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800195 status = INTEL_SIP_SMC_STATUS_BUSY;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800196 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800197
198 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
199 if (fpga_config_buffers[i].write_requested != 0) {
200 all_completed = 0;
201 break;
202 }
203 }
204
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800205 if (all_completed == 1) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800206 return INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800207 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800208
209 return status;
210}
211
Sieu Mun Tang54064982022-04-28 22:40:58 +0800212static int intel_fpga_config_start(uint32_t flag)
Hadi Asyrafi616da772019-06-27 11:34:03 +0800213{
Sieu Mun Tang24682662022-02-19 21:49:48 +0800214 uint32_t argument = 0x1;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800215 uint32_t response[3];
216 int status = 0;
Sieu Mun Tang24682662022-02-19 21:49:48 +0800217 unsigned int size = 0;
218 unsigned int resp_len = ARRAY_SIZE(response);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800219
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800220 request_type = RECONFIGURATION;
221
Sieu Mun Tang54064982022-04-28 22:40:58 +0800222 if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) {
223 bridge_disable = true;
Abdul Halim, Muhammad Hadi Asyrafib251c332020-05-29 12:13:17 +0800224 }
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800225
Sieu Mun Tang54064982022-04-28 22:40:58 +0800226 if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) {
227 size = 1;
228 bridge_disable = false;
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800229 request_type = BITSTREAM_AUTH;
Sieu Mun Tang54064982022-04-28 22:40:58 +0800230 }
231
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800232 mailbox_clear_response();
233
Sieu Mun Tang24682662022-02-19 21:49:48 +0800234 mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U,
235 CMD_CASUAL, NULL, NULL);
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800236
Sieu Mun Tang24682662022-02-19 21:49:48 +0800237 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size,
238 CMD_CASUAL, response, &resp_len);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800239
Abdul Halim, Muhammad Hadi Asyrafifbc39132020-11-20 11:06:00 +0800240 if (status < 0) {
Sieu Mun Tang54064982022-04-28 22:40:58 +0800241 bridge_disable = false;
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800242 request_type = NO_REQUEST;
Abdul Halim, Muhammad Hadi Asyrafifbc39132020-11-20 11:06:00 +0800243 return INTEL_SIP_SMC_STATUS_ERROR;
244 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800245
246 max_blocks = response[0];
247 bytes_per_block = response[1];
248
249 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
250 fpga_config_buffers[i].size = 0;
251 fpga_config_buffers[i].size_written = 0;
252 fpga_config_buffers[i].addr = 0;
253 fpga_config_buffers[i].write_requested = 0;
254 fpga_config_buffers[i].block_number = 0;
255 fpga_config_buffers[i].subblocks_sent = 0;
256 }
257
258 blocks_submitted = 0;
259 current_block = 0;
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800260 read_block = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800261 current_buffer = 0;
262
Sieu Mun Tang54064982022-04-28 22:40:58 +0800263 /* Disable bridge on full reconfiguration */
264 if (bridge_disable) {
Sieu Mun Tang82cf5df2022-05-05 17:07:21 +0800265 socfpga_bridges_disable(~0);
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800266 }
267
Abdul Halim, Muhammad Hadi Asyrafifbc39132020-11-20 11:06:00 +0800268 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800269}
270
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800271static bool is_fpga_config_buffer_full(void)
272{
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800273 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
274 if (!fpga_config_buffers[i].write_requested) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800275 return false;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800276 }
277 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800278 return true;
279}
280
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800281bool is_address_in_ddr_range(uint64_t addr, uint64_t size)
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800282{
Sieu Mun Tangfc4a0172023-09-25 22:30:34 +0800283 uint128_t dram_max_sz = (uint128_t)DRAM_BASE + (uint128_t)DRAM_SIZE;
284 uint128_t dram_region_end = (uint128_t)addr + (uint128_t)size;
285
Abdul Halim, Muhammad Hadi Asyrafi461f5442020-07-03 13:22:09 +0800286 if (!addr && !size) {
287 return true;
288 }
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800289 if (size > (UINT64_MAX - addr)) {
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800290 return false;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800291 }
292 if (addr < BL31_LIMIT) {
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800293 return false;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800294 }
Sieu Mun Tangfc4a0172023-09-25 22:30:34 +0800295 if (dram_region_end > dram_max_sz) {
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800296 return false;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800297 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800298
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800299 return true;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800300}
Hadi Asyrafi616da772019-06-27 11:34:03 +0800301
Hadi Asyraficee6aa92019-12-17 15:25:04 +0800302static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
Hadi Asyrafi616da772019-06-27 11:34:03 +0800303{
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800304 int i;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800305
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800306 intel_fpga_sdm_write_all();
Hadi Asyrafi616da772019-06-27 11:34:03 +0800307
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800308 if (!is_address_in_ddr_range(mem, size) ||
Abdul Halim, Muhammad Hadi Asyrafi351e8842020-11-05 18:00:03 +0800309 is_fpga_config_buffer_full()) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800310 return INTEL_SIP_SMC_STATUS_REJECTED;
Abdul Halim, Muhammad Hadi Asyrafi351e8842020-11-05 18:00:03 +0800311 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800312
313 for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800314 int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
315
316 if (!fpga_config_buffers[j].write_requested) {
317 fpga_config_buffers[j].addr = mem;
318 fpga_config_buffers[j].size = size;
319 fpga_config_buffers[j].size_written = 0;
320 fpga_config_buffers[j].write_requested = 1;
321 fpga_config_buffers[j].block_number =
Hadi Asyrafi616da772019-06-27 11:34:03 +0800322 blocks_submitted++;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800323 fpga_config_buffers[j].subblocks_sent = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800324 break;
325 }
326 }
327
Abdul Halim, Muhammad Hadi Asyrafi351e8842020-11-05 18:00:03 +0800328 if (is_fpga_config_buffer_full()) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800329 return INTEL_SIP_SMC_STATUS_BUSY;
Abdul Halim, Muhammad Hadi Asyrafi351e8842020-11-05 18:00:03 +0800330 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800331
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800332 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800333}
334
Hadi Asyrafi67942302019-10-22 13:28:51 +0800335static int is_out_of_sec_range(uint64_t reg_addr)
336{
Siew Chin Lim869d4f52021-05-11 21:12:22 +0800337#if DEBUG
338 return 0;
339#endif
340
Jit Loon Lim7787efe2023-05-17 12:26:11 +0800341#if PLATFORM_MODEL != PLAT_SOCFPGA_AGILEX5
Hadi Asyrafi67942302019-10-22 13:28:51 +0800342 switch (reg_addr) {
343 case(0xF8011100): /* ECCCTRL1 */
344 case(0xF8011104): /* ECCCTRL2 */
345 case(0xF8011110): /* ERRINTEN */
346 case(0xF8011114): /* ERRINTENS */
347 case(0xF8011118): /* ERRINTENR */
348 case(0xF801111C): /* INTMODE */
349 case(0xF8011120): /* INTSTAT */
350 case(0xF8011124): /* DIAGINTTEST */
351 case(0xF801112C): /* DERRADDRA */
Sieu Mun Tangbd8da632022-09-28 15:58:28 +0800352 case(0xFA000000): /* SMMU SCR0 */
353 case(0xFA000004): /* SMMU SCR1 */
354 case(0xFA000400): /* SMMU NSCR0 */
355 case(0xFA004000): /* SMMU SSD0_REG */
356 case(0xFA000820): /* SMMU SMR8 */
357 case(0xFA000c20): /* SMMU SCR8 */
358 case(0xFA028000): /* SMMU CB8_SCTRL */
359 case(0xFA001020): /* SMMU CBAR8 */
360 case(0xFA028030): /* SMMU TCR_LPAE */
361 case(0xFA028020): /* SMMU CB8_TTBR0_LOW */
362 case(0xFA028024): /* SMMU CB8_PRRR_HIGH */
363 case(0xFA028038): /* SMMU CB8_PRRR_MIR0 */
364 case(0xFA02803C): /* SMMU CB8_PRRR_MIR1 */
365 case(0xFA028010): /* SMMU_CB8)TCR2 */
366 case(0xFFD080A4): /* SDM SMMU STREAM ID REG */
367 case(0xFA001820): /* SMMU_CBA2R8 */
368 case(0xFA000074): /* SMMU_STLBGSTATUS */
369 case(0xFA0287F4): /* SMMU_CB8_TLBSTATUS */
370 case(0xFA000060): /* SMMU_STLBIALL */
371 case(0xFA000070): /* SMMU_STLBGSYNC */
372 case(0xFA028618): /* CB8_TLBALL */
373 case(0xFA0287F0): /* CB8_TLBSYNC */
Hadi Asyrafi67942302019-10-22 13:28:51 +0800374 case(0xFFD12028): /* SDMMCGRP_CTRL */
375 case(0xFFD12044): /* EMAC0 */
376 case(0xFFD12048): /* EMAC1 */
377 case(0xFFD1204C): /* EMAC2 */
378 case(0xFFD12090): /* ECC_INT_MASK_VALUE */
379 case(0xFFD12094): /* ECC_INT_MASK_SET */
380 case(0xFFD12098): /* ECC_INT_MASK_CLEAR */
381 case(0xFFD1209C): /* ECC_INTSTATUS_SERR */
382 case(0xFFD120A0): /* ECC_INTSTATUS_DERR */
383 case(0xFFD120C0): /* NOC_TIMEOUT */
384 case(0xFFD120C4): /* NOC_IDLEREQ_SET */
385 case(0xFFD120C8): /* NOC_IDLEREQ_CLR */
386 case(0xFFD120D0): /* NOC_IDLEACK */
387 case(0xFFD120D4): /* NOC_IDLESTATUS */
388 case(0xFFD12200): /* BOOT_SCRATCH_COLD0 */
389 case(0xFFD12204): /* BOOT_SCRATCH_COLD1 */
390 case(0xFFD12220): /* BOOT_SCRATCH_COLD8 */
391 case(0xFFD12224): /* BOOT_SCRATCH_COLD9 */
392 return 0;
Jit Loon Lim7787efe2023-05-17 12:26:11 +0800393#else
394 switch (reg_addr) {
395
396 case(0xF8011104): /* ECCCTRL2 */
397 case(0xFFD12028): /* SDMMCGRP_CTRL */
398 case(0xFFD120C4): /* NOC_IDLEREQ_SET */
399 case(0xFFD120C8): /* NOC_IDLEREQ_CLR */
400 case(0xFFD120D0): /* NOC_IDLEACK */
401
Hadi Asyrafi67942302019-10-22 13:28:51 +0800402
Jit Loon Lim7787efe2023-05-17 12:26:11 +0800403 case(SOCFPGA_MEMCTRL(ECCCTRL1)): /* ECCCTRL1 */
404 case(SOCFPGA_MEMCTRL(ERRINTEN)): /* ERRINTEN */
405 case(SOCFPGA_MEMCTRL(ERRINTENS)): /* ERRINTENS */
406 case(SOCFPGA_MEMCTRL(ERRINTENR)): /* ERRINTENR */
407 case(SOCFPGA_MEMCTRL(INTMODE)): /* INTMODE */
408 case(SOCFPGA_MEMCTRL(INTSTAT)): /* INTSTAT */
409 case(SOCFPGA_MEMCTRL(DIAGINTTEST)): /* DIAGINTTEST */
410 case(SOCFPGA_MEMCTRL(DERRADDRA)): /* DERRADDRA */
411
412 case(SOCFPGA_SYSMGR(EMAC_0)): /* EMAC0 */
413 case(SOCFPGA_SYSMGR(EMAC_1)): /* EMAC1 */
414 case(SOCFPGA_SYSMGR(EMAC_2)): /* EMAC2 */
415 case(SOCFPGA_SYSMGR(ECC_INTMASK_VALUE)): /* ECC_INT_MASK_VALUE */
416 case(SOCFPGA_SYSMGR(ECC_INTMASK_SET)): /* ECC_INT_MASK_SET */
417 case(SOCFPGA_SYSMGR(ECC_INTMASK_CLR)): /* ECC_INT_MASK_CLEAR */
418 case(SOCFPGA_SYSMGR(ECC_INTMASK_SERR)): /* ECC_INTSTATUS_SERR */
419 case(SOCFPGA_SYSMGR(ECC_INTMASK_DERR)): /* ECC_INTSTATUS_DERR */
420 case(SOCFPGA_SYSMGR(NOC_TIMEOUT)): /* NOC_TIMEOUT */
421 case(SOCFPGA_SYSMGR(NOC_IDLESTATUS)): /* NOC_IDLESTATUS */
422 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_0)): /* BOOT_SCRATCH_COLD0 */
423 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_1)): /* BOOT_SCRATCH_COLD1 */
424 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_8)): /* BOOT_SCRATCH_COLD8 */
425 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_9)): /* BOOT_SCRATCH_COLD9 */
426 return 0;
427#endif
Hadi Asyrafi67942302019-10-22 13:28:51 +0800428 default:
429 break;
430 }
431
432 return -1;
433}
434
435/* Secure register access */
436uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
437{
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800438 if (is_out_of_sec_range(reg_addr)) {
Hadi Asyrafi67942302019-10-22 13:28:51 +0800439 return INTEL_SIP_SMC_STATUS_ERROR;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800440 }
Hadi Asyrafi67942302019-10-22 13:28:51 +0800441
442 *retval = mmio_read_32(reg_addr);
443
444 return INTEL_SIP_SMC_STATUS_OK;
445}
446
447uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
448 uint32_t *retval)
449{
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800450 if (is_out_of_sec_range(reg_addr)) {
Hadi Asyrafi67942302019-10-22 13:28:51 +0800451 return INTEL_SIP_SMC_STATUS_ERROR;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800452 }
Hadi Asyrafi67942302019-10-22 13:28:51 +0800453
454 mmio_write_32(reg_addr, val);
455
456 return intel_secure_reg_read(reg_addr, retval);
457}
458
459uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
460 uint32_t val, uint32_t *retval)
461{
462 if (!intel_secure_reg_read(reg_addr, retval)) {
463 *retval &= ~mask;
Siew Chin Lima0763152021-07-10 00:55:35 +0800464 *retval |= val & mask;
Hadi Asyrafi67942302019-10-22 13:28:51 +0800465 return intel_secure_reg_write(reg_addr, *retval, retval);
466 }
467
468 return INTEL_SIP_SMC_STATUS_ERROR;
469}
470
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800471/* Intel Remote System Update (RSU) services */
472uint64_t intel_rsu_update_address;
473
Abdul Halim, Muhammad Hadi Asyrafi118ab212020-10-15 15:27:18 +0800474static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz)
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800475{
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800476 if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
Abdul Halim, Muhammad Hadi Asyrafi25f623e2020-02-27 10:23:48 +0800477 return INTEL_SIP_SMC_RSU_ERROR;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800478 }
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800479
480 return INTEL_SIP_SMC_STATUS_OK;
481}
482
Mahesh Rao1e1c8c42023-05-23 14:33:45 +0800483uint32_t intel_rsu_update(uint64_t update_address)
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800484{
Jit Loon Lim581ad472023-05-17 12:26:11 +0800485 if (update_address > SIZE_MAX) {
486 return INTEL_SIP_SMC_STATUS_REJECTED;
487 }
488
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800489 intel_rsu_update_address = update_address;
490 return INTEL_SIP_SMC_STATUS_OK;
491}
492
Abdul Halim, Muhammad Hadi Asyrafid84bfef2020-02-25 16:28:10 +0800493static uint32_t intel_rsu_notify(uint32_t execution_stage)
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800494{
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800495 if (mailbox_hps_stage_notify(execution_stage) < 0) {
Abdul Halim, Muhammad Hadi Asyrafi25f623e2020-02-27 10:23:48 +0800496 return INTEL_SIP_SMC_RSU_ERROR;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800497 }
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800498
499 return INTEL_SIP_SMC_STATUS_OK;
500}
501
502static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz,
503 uint32_t *ret_stat)
504{
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800505 if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
Abdul Halim, Muhammad Hadi Asyrafi25f623e2020-02-27 10:23:48 +0800506 return INTEL_SIP_SMC_RSU_ERROR;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800507 }
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800508
509 *ret_stat = respbuf[8];
510 return INTEL_SIP_SMC_STATUS_OK;
511}
512
Chee Hong Ang2cfd8ec2020-05-13 11:44:04 +0800513static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0,
514 uint64_t dcmf_ver_3_2)
515{
516 rsu_dcmf_ver[0] = dcmf_ver_1_0;
517 rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32;
518 rsu_dcmf_ver[2] = dcmf_ver_3_2;
519 rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32;
520
521 return INTEL_SIP_SMC_STATUS_OK;
522}
523
Sieu Mun Tange6d5de92022-04-28 22:21:01 +0800524static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat)
525{
526 rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16));
527 rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16));
528 rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16));
529 rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16));
530
531 return INTEL_SIP_SMC_STATUS_OK;
532}
533
Kris Chapline768dfa2021-06-25 11:31:52 +0100534/* Intel HWMON services */
535static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval)
536{
Kris Chapline768dfa2021-06-25 11:31:52 +0100537 if (mailbox_hwmon_readtemp(chan, retval) < 0) {
538 return INTEL_SIP_SMC_STATUS_ERROR;
539 }
540
541 return INTEL_SIP_SMC_STATUS_OK;
542}
543
544static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval)
545{
Kris Chapline768dfa2021-06-25 11:31:52 +0100546 if (mailbox_hwmon_readvolt(chan, retval) < 0) {
547 return INTEL_SIP_SMC_STATUS_ERROR;
548 }
549
550 return INTEL_SIP_SMC_STATUS_OK;
551}
552
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800553/* Mailbox services */
Abdul Halim, Muhammad Hadi Asyrafid9006fc2021-02-05 11:50:58 +0800554static uint32_t intel_smc_fw_version(uint32_t *fw_version)
555{
Sieu Mun Tangbfda95a2022-04-27 18:54:10 +0800556 int status;
557 unsigned int resp_len = CONFIG_STATUS_WORD_SIZE;
558 uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U};
559
560 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U,
561 CMD_CASUAL, resp_data, &resp_len);
562
563 if (status < 0) {
564 return INTEL_SIP_SMC_STATUS_ERROR;
565 }
566
567 if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) {
568 return INTEL_SIP_SMC_STATUS_ERROR;
569 }
570
571 *fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK;
Abdul Halim, Muhammad Hadi Asyrafid9006fc2021-02-05 11:50:58 +0800572
573 return INTEL_SIP_SMC_STATUS_OK;
574}
575
Sieu Mun Tang24682662022-02-19 21:49:48 +0800576static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args,
Sieu Mun Tang7420c532022-05-10 23:17:04 +0800577 unsigned int len, uint32_t urgent, uint64_t response,
Sieu Mun Tang24682662022-02-19 21:49:48 +0800578 unsigned int resp_len, int *mbox_status,
579 unsigned int *len_in_resp)
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800580{
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800581 *len_in_resp = 0;
Sieu Mun Tang96bbdca2022-04-12 15:00:13 +0800582 *mbox_status = GENERIC_RESPONSE_ERROR;
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800583
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800584 if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) {
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800585 return INTEL_SIP_SMC_STATUS_REJECTED;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800586 }
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800587
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800588 int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent,
Sieu Mun Tang7420c532022-05-10 23:17:04 +0800589 (uint32_t *) response, &resp_len);
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800590
591 if (status < 0) {
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800592 *mbox_status = -status;
593 return INTEL_SIP_SMC_STATUS_ERROR;
594 }
595
596 *mbox_status = 0;
Sieu Mun Tang24682662022-02-19 21:49:48 +0800597 *len_in_resp = resp_len;
Sieu Mun Tang7420c532022-05-10 23:17:04 +0800598
599 flush_dcache_range(response, resp_len * MBOX_WORD_BYTE);
600
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800601 return INTEL_SIP_SMC_STATUS_OK;
602}
603
Sieu Mun Tang2b8e0052022-04-27 18:57:29 +0800604static int intel_smc_get_usercode(uint32_t *user_code)
605{
606 int status;
607 unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE;
608
609 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL,
610 0U, CMD_CASUAL, user_code, &resp_len);
611
612 if (status < 0) {
613 return INTEL_SIP_SMC_STATUS_ERROR;
614 }
615
616 return INTEL_SIP_SMC_STATUS_OK;
617}
618
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +0800619uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size,
620 uint32_t mode, uint32_t *job_id,
621 uint32_t *ret_size, uint32_t *mbox_error)
622{
623 int status = 0;
624 uint32_t resp_len = size / MBOX_WORD_BYTE;
625
626 if (resp_len > MBOX_DATA_MAX_LEN) {
627 return INTEL_SIP_SMC_STATUS_REJECTED;
628 }
629
630 if (!is_address_in_ddr_range(addr, size)) {
631 return INTEL_SIP_SMC_STATUS_REJECTED;
632 }
633
634 if (mode == SERVICE_COMPLETED_MODE_ASYNC) {
635 status = mailbox_read_response_async(job_id,
636 NULL, (uint32_t *) addr, &resp_len, 0);
637 } else {
638 status = mailbox_read_response(job_id,
639 (uint32_t *) addr, &resp_len);
640
641 if (status == MBOX_NO_RESPONSE) {
642 status = MBOX_BUSY;
643 }
644 }
645
646 if (status == MBOX_NO_RESPONSE) {
647 return INTEL_SIP_SMC_STATUS_NO_RESPONSE;
648 }
649
650 if (status == MBOX_BUSY) {
651 return INTEL_SIP_SMC_STATUS_BUSY;
652 }
653
654 *ret_size = resp_len * MBOX_WORD_BYTE;
655 flush_dcache_range(addr, *ret_size);
656
Sieu Mun Tang6c7f0c72022-12-04 01:43:35 +0800657 if (status == MBOX_RET_SDOS_DECRYPTION_ERROR_102 ||
658 status == MBOX_RET_SDOS_DECRYPTION_ERROR_103) {
659 *mbox_error = -status;
660 } else if (status != MBOX_RET_OK) {
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +0800661 *mbox_error = -status;
662 return INTEL_SIP_SMC_STATUS_ERROR;
663 }
664
665 return INTEL_SIP_SMC_STATUS_OK;
666}
667
Sieu Mun Tang758a2ad2022-05-11 10:23:13 +0800668/* Miscellaneous HPS services */
669uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask)
670{
671 int status = 0;
672
Sieu Mun Tang044ed482022-05-11 10:45:19 +0800673 if ((enable & SOCFPGA_BRIDGE_ENABLE) != 0U) {
674 if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
Sieu Mun Tang758a2ad2022-05-11 10:23:13 +0800675 status = socfpga_bridges_enable((uint32_t)mask);
676 } else {
677 status = socfpga_bridges_enable(~0);
678 }
679 } else {
Sieu Mun Tang044ed482022-05-11 10:45:19 +0800680 if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
Sieu Mun Tang758a2ad2022-05-11 10:23:13 +0800681 status = socfpga_bridges_disable((uint32_t)mask);
682 } else {
683 status = socfpga_bridges_disable(~0);
684 }
685 }
686
687 if (status < 0) {
688 return INTEL_SIP_SMC_STATUS_ERROR;
689 }
690
691 return INTEL_SIP_SMC_STATUS_OK;
692}
693
Jit Loon Lim2bee1732023-05-17 12:26:11 +0800694/* SDM SEU Error services */
Jit Loon Limb46c8692023-09-20 14:00:41 +0800695static uint32_t intel_sdm_seu_err_read(uint32_t *respbuf, unsigned int respbuf_sz)
Jit Loon Lim2bee1732023-05-17 12:26:11 +0800696{
Jit Loon Limb46c8692023-09-20 14:00:41 +0800697 if (mailbox_seu_err_status(respbuf, respbuf_sz) < 0) {
Jit Loon Lim2bee1732023-05-17 12:26:11 +0800698 return INTEL_SIP_SMC_SEU_ERR_READ_ERROR;
699 }
700
701 return INTEL_SIP_SMC_STATUS_OK;
702}
703
Jit Loon Limb46c8692023-09-20 14:00:41 +0800704/* SDM SAFE SEU Error inject services */
705static uint32_t intel_sdm_safe_inject_seu_err(uint32_t *command, uint32_t len)
706{
707 if (mailbox_safe_inject_seu_err(command, len) < 0) {
708 return INTEL_SIP_SMC_SEU_ERR_READ_ERROR;
709 }
710
711 return INTEL_SIP_SMC_STATUS_OK;
712}
713
Hadi Asyrafi616da772019-06-27 11:34:03 +0800714/*
715 * This function is responsible for handling all SiP calls from the NS world
716 */
717
Sieu Mun Tang044ed482022-05-11 10:45:19 +0800718uintptr_t sip_smc_handler_v1(uint32_t smc_fid,
Hadi Asyrafi616da772019-06-27 11:34:03 +0800719 u_register_t x1,
720 u_register_t x2,
721 u_register_t x3,
722 u_register_t x4,
723 void *cookie,
724 void *handle,
725 u_register_t flags)
726{
Sieu Mun Tang2a820b92022-05-11 09:59:55 +0800727 uint32_t retval = 0, completed_addr[3];
728 uint32_t retval2 = 0;
Sieu Mun Tanga34b8812022-03-17 03:11:55 +0800729 uint32_t mbox_error = 0;
Jit Loon Limb46c8692023-09-20 14:00:41 +0800730 uint64_t retval64, rsu_respbuf[9];
731 uint32_t seu_respbuf[3];
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800732 int status = INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tang24682662022-02-19 21:49:48 +0800733 int mbox_status;
734 unsigned int len_in_resp;
Sieu Mun Tang583149a2022-05-10 17:27:12 +0800735 u_register_t x5, x6, x7;
Abdul Halim, Muhammad Hadi Asyrafib45f15e2020-05-14 15:32:43 +0800736
Hadi Asyrafi616da772019-06-27 11:34:03 +0800737 switch (smc_fid) {
738 case SIP_SVC_UID:
739 /* Return UID to the caller */
740 SMC_UUID_RET(handle, intl_svc_uid);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800741
Hadi Asyrafi616da772019-06-27 11:34:03 +0800742 case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800743 status = intel_mailbox_fpga_config_isdone();
Hadi Asyrafi616da772019-06-27 11:34:03 +0800744 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800745
Hadi Asyrafi616da772019-06-27 11:34:03 +0800746 case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
747 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
748 INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
749 INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
750 INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800751
Hadi Asyrafi616da772019-06-27 11:34:03 +0800752 case INTEL_SIP_SMC_FPGA_CONFIG_START:
753 status = intel_fpga_config_start(x1);
754 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800755
Hadi Asyrafi616da772019-06-27 11:34:03 +0800756 case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
757 status = intel_fpga_config_write(x1, x2);
758 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800759
Hadi Asyrafi616da772019-06-27 11:34:03 +0800760 case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
761 status = intel_fpga_config_completed_write(completed_addr,
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800762 &retval, &rcv_id);
763 switch (retval) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800764 case 1:
765 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
766 completed_addr[0], 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800767
Hadi Asyrafi616da772019-06-27 11:34:03 +0800768 case 2:
769 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
770 completed_addr[0],
771 completed_addr[1], 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800772
Hadi Asyrafi616da772019-06-27 11:34:03 +0800773 case 3:
774 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
775 completed_addr[0],
776 completed_addr[1],
777 completed_addr[2]);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800778
Hadi Asyrafi616da772019-06-27 11:34:03 +0800779 case 0:
780 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800781
Hadi Asyrafi616da772019-06-27 11:34:03 +0800782 default:
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800783 mailbox_clear_response();
Hadi Asyrafi616da772019-06-27 11:34:03 +0800784 SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
785 }
Hadi Asyrafi67942302019-10-22 13:28:51 +0800786
787 case INTEL_SIP_SMC_REG_READ:
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800788 status = intel_secure_reg_read(x1, &retval);
789 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800790
791 case INTEL_SIP_SMC_REG_WRITE:
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800792 status = intel_secure_reg_write(x1, (uint32_t)x2, &retval);
793 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800794
795 case INTEL_SIP_SMC_REG_UPDATE:
796 status = intel_secure_reg_update(x1, (uint32_t)x2,
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800797 (uint32_t)x3, &retval);
798 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800799
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800800 case INTEL_SIP_SMC_RSU_STATUS:
801 status = intel_rsu_status(rsu_respbuf,
802 ARRAY_SIZE(rsu_respbuf));
803 if (status) {
804 SMC_RET1(handle, status);
805 } else {
806 SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1],
807 rsu_respbuf[2], rsu_respbuf[3]);
808 }
809
810 case INTEL_SIP_SMC_RSU_UPDATE:
811 status = intel_rsu_update(x1);
812 SMC_RET1(handle, status);
813
814 case INTEL_SIP_SMC_RSU_NOTIFY:
815 status = intel_rsu_notify(x1);
816 SMC_RET1(handle, status);
817
818 case INTEL_SIP_SMC_RSU_RETRY_COUNTER:
819 status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf,
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800820 ARRAY_SIZE(rsu_respbuf), &retval);
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800821 if (status) {
822 SMC_RET1(handle, status);
823 } else {
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800824 SMC_RET2(handle, status, retval);
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800825 }
826
Chee Hong Ang2cfd8ec2020-05-13 11:44:04 +0800827 case INTEL_SIP_SMC_RSU_DCMF_VERSION:
828 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
829 ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0],
830 ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]);
831
832 case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION:
833 status = intel_rsu_copy_dcmf_version(x1, x2);
834 SMC_RET1(handle, status);
835
Sieu Mun Tange6d5de92022-04-28 22:21:01 +0800836 case INTEL_SIP_SMC_RSU_DCMF_STATUS:
837 SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK,
838 ((uint64_t)rsu_dcmf_stat[3] << 48) |
839 ((uint64_t)rsu_dcmf_stat[2] << 32) |
840 ((uint64_t)rsu_dcmf_stat[1] << 16) |
841 rsu_dcmf_stat[0]);
842
843 case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS:
844 status = intel_rsu_copy_dcmf_status(x1);
845 SMC_RET1(handle, status);
846
Chee Hong Ang681631b2020-07-01 14:22:25 +0800847 case INTEL_SIP_SMC_RSU_MAX_RETRY:
848 SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry);
849
850 case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY:
851 rsu_max_retry = x1;
852 SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK);
853
Sieu Mun Tangdbcc2cf2022-03-07 12:13:04 +0800854 case INTEL_SIP_SMC_ECC_DBE:
855 status = intel_ecc_dbe_notification(x1);
856 SMC_RET1(handle, status);
857
Sieu Mun Tang758a2ad2022-05-11 10:23:13 +0800858 case INTEL_SIP_SMC_SERVICE_COMPLETED:
859 status = intel_smc_service_completed(x1, x2, x3, &rcv_id,
860 &len_in_resp, &mbox_error);
861 SMC_RET4(handle, status, mbox_error, x1, len_in_resp);
862
Abdul Halim, Muhammad Hadi Asyrafid9006fc2021-02-05 11:50:58 +0800863 case INTEL_SIP_SMC_FIRMWARE_VERSION:
864 status = intel_smc_fw_version(&retval);
Sieu Mun Tangbfda95a2022-04-27 18:54:10 +0800865 SMC_RET2(handle, status, retval);
Abdul Halim, Muhammad Hadi Asyrafid9006fc2021-02-05 11:50:58 +0800866
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800867 case INTEL_SIP_SMC_MBOX_SEND_CMD:
868 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
869 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tang7420c532022-05-10 23:17:04 +0800870 status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, x5, x6,
871 &mbox_status, &len_in_resp);
Sieu Mun Tangf02f0cb2022-02-19 20:36:41 +0800872 SMC_RET3(handle, status, mbox_status, len_in_resp);
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800873
Sieu Mun Tang2b8e0052022-04-27 18:57:29 +0800874 case INTEL_SIP_SMC_GET_USERCODE:
875 status = intel_smc_get_usercode(&retval);
876 SMC_RET2(handle, status, retval);
877
Sieu Mun Tang128d2a72022-05-11 09:49:25 +0800878 case INTEL_SIP_SMC_FCS_CRYPTION:
879 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
880
881 if (x1 == FCS_MODE_DECRYPT) {
882 status = intel_fcs_decryption(x2, x3, x4, x5, &send_id);
883 } else if (x1 == FCS_MODE_ENCRYPT) {
884 status = intel_fcs_encryption(x2, x3, x4, x5, &send_id);
885 } else {
886 status = INTEL_SIP_SMC_STATUS_REJECTED;
887 }
888
889 SMC_RET3(handle, status, x4, x5);
890
Sieu Mun Tang22322fb2022-05-09 16:05:58 +0800891 case INTEL_SIP_SMC_FCS_CRYPTION_EXT:
892 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
893 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
894 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
895
896 if (x3 == FCS_MODE_DECRYPT) {
897 status = intel_fcs_decryption_ext(x1, x2, x4, x5, x6,
898 (uint32_t *) &x7, &mbox_error);
899 } else if (x3 == FCS_MODE_ENCRYPT) {
900 status = intel_fcs_encryption_ext(x1, x2, x4, x5, x6,
901 (uint32_t *) &x7, &mbox_error);
902 } else {
903 status = INTEL_SIP_SMC_STATUS_REJECTED;
904 }
905
906 SMC_RET4(handle, status, mbox_error, x6, x7);
907
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +0800908 case INTEL_SIP_SMC_FCS_RANDOM_NUMBER:
909 status = intel_fcs_random_number_gen(x1, &retval64,
910 &mbox_error);
911 SMC_RET4(handle, status, mbox_error, x1, retval64);
912
Sieu Mun Tange7a037f2022-05-10 17:18:19 +0800913 case INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT:
914 status = intel_fcs_random_number_gen_ext(x1, x2, x3,
915 &send_id);
916 SMC_RET1(handle, status);
917
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +0800918 case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE:
919 status = intel_fcs_send_cert(x1, x2, &send_id);
920 SMC_RET1(handle, status);
921
922 case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA:
923 status = intel_fcs_get_provision_data(&send_id);
924 SMC_RET1(handle, status);
925
Sieu Mun Tanga068fdf2022-05-11 10:01:54 +0800926 case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH:
927 status = intel_fcs_cntr_set_preauth(x1, x2, x3,
928 &mbox_error);
929 SMC_RET2(handle, status, mbox_error);
930
Sieu Mun Tang82cf5df2022-05-05 17:07:21 +0800931 case INTEL_SIP_SMC_HPS_SET_BRIDGES:
932 status = intel_hps_set_bridges(x1, x2);
933 SMC_RET1(handle, status);
934
Sieu Mun Tang044ed482022-05-11 10:45:19 +0800935 case INTEL_SIP_SMC_HWMON_READTEMP:
936 status = intel_hwmon_readtemp(x1, &retval);
937 SMC_RET2(handle, status, retval);
938
939 case INTEL_SIP_SMC_HWMON_READVOLT:
940 status = intel_hwmon_readvolt(x1, &retval);
941 SMC_RET2(handle, status, retval);
942
Sieu Mun Tang2a820b92022-05-11 09:59:55 +0800943 case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN:
944 status = intel_fcs_sigma_teardown(x1, &mbox_error);
945 SMC_RET2(handle, status, mbox_error);
946
947 case INTEL_SIP_SMC_FCS_CHIP_ID:
948 status = intel_fcs_chip_id(&retval, &retval2, &mbox_error);
949 SMC_RET4(handle, status, mbox_error, retval, retval2);
950
951 case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY:
952 status = intel_fcs_attestation_subkey(x1, x2, x3,
953 (uint32_t *) &x4, &mbox_error);
954 SMC_RET4(handle, status, mbox_error, x3, x4);
955
956 case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS:
957 status = intel_fcs_get_measurement(x1, x2, x3,
958 (uint32_t *) &x4, &mbox_error);
959 SMC_RET4(handle, status, mbox_error, x3, x4);
960
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800961 case INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT:
962 status = intel_fcs_get_attestation_cert(x1, x2,
963 (uint32_t *) &x3, &mbox_error);
964 SMC_RET4(handle, status, mbox_error, x2, x3);
965
966 case INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD:
967 status = intel_fcs_create_cert_on_reload(x1, &mbox_error);
968 SMC_RET2(handle, status, mbox_error);
969
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800970 case INTEL_SIP_SMC_FCS_OPEN_CS_SESSION:
971 status = intel_fcs_open_crypto_service_session(&retval, &mbox_error);
972 SMC_RET3(handle, status, mbox_error, retval);
973
974 case INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION:
975 status = intel_fcs_close_crypto_service_session(x1, &mbox_error);
976 SMC_RET2(handle, status, mbox_error);
977
Sieu Mun Tangfb1f6e92022-05-09 14:16:14 +0800978 case INTEL_SIP_SMC_FCS_IMPORT_CS_KEY:
979 status = intel_fcs_import_crypto_service_key(x1, x2, &send_id);
980 SMC_RET1(handle, status);
981
982 case INTEL_SIP_SMC_FCS_EXPORT_CS_KEY:
983 status = intel_fcs_export_crypto_service_key(x1, x2, x3,
984 (uint32_t *) &x4, &mbox_error);
985 SMC_RET4(handle, status, mbox_error, x3, x4);
986
987 case INTEL_SIP_SMC_FCS_REMOVE_CS_KEY:
988 status = intel_fcs_remove_crypto_service_key(x1, x2,
989 &mbox_error);
990 SMC_RET2(handle, status, mbox_error);
991
992 case INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO:
993 status = intel_fcs_get_crypto_service_key_info(x1, x2, x3,
994 (uint32_t *) &x4, &mbox_error);
995 SMC_RET4(handle, status, mbox_error, x3, x4);
996
Sieu Mun Tangd907cc32022-05-10 17:24:05 +0800997 case INTEL_SIP_SMC_FCS_GET_DIGEST_INIT:
998 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
999 status = intel_fcs_get_digest_init(x1, x2, x3,
1000 x4, x5, &mbox_error);
1001 SMC_RET2(handle, status, mbox_error);
1002
Sieu Mun Tang527df9f2022-04-28 16:28:48 +08001003 case INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE:
1004 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1005 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1006 status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
1007 x4, x5, (uint32_t *) &x6, false,
1008 &mbox_error);
1009 SMC_RET4(handle, status, mbox_error, x5, x6);
1010
Sieu Mun Tangd907cc32022-05-10 17:24:05 +08001011 case INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE:
1012 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1013 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tang527df9f2022-04-28 16:28:48 +08001014 status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
1015 x4, x5, (uint32_t *) &x6, true,
1016 &mbox_error);
Sieu Mun Tangd907cc32022-05-10 17:24:05 +08001017 SMC_RET4(handle, status, mbox_error, x5, x6);
1018
Sieu Mun Tangbd8da632022-09-28 15:58:28 +08001019 case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_UPDATE:
1020 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1021 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1022 status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
1023 x4, x5, (uint32_t *) &x6, false,
1024 &mbox_error, &send_id);
1025 SMC_RET4(handle, status, mbox_error, x5, x6);
1026
1027 case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_FINALIZE:
1028 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1029 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1030 status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
1031 x4, x5, (uint32_t *) &x6, true,
1032 &mbox_error, &send_id);
1033 SMC_RET4(handle, status, mbox_error, x5, x6);
1034
Sieu Mun Tang583149a2022-05-10 17:27:12 +08001035 case INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT:
1036 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1037 status = intel_fcs_mac_verify_init(x1, x2, x3,
1038 x4, x5, &mbox_error);
1039 SMC_RET2(handle, status, mbox_error);
1040
Sieu Mun Tang527df9f2022-04-28 16:28:48 +08001041 case INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE:
1042 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1043 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1044 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1045 status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
1046 x4, x5, (uint32_t *) &x6, x7,
1047 false, &mbox_error);
1048 SMC_RET4(handle, status, mbox_error, x5, x6);
1049
Sieu Mun Tang583149a2022-05-10 17:27:12 +08001050 case INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE:
1051 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1052 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1053 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
Sieu Mun Tang527df9f2022-04-28 16:28:48 +08001054 status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
1055 x4, x5, (uint32_t *) &x6, x7,
1056 true, &mbox_error);
Sieu Mun Tang583149a2022-05-10 17:27:12 +08001057 SMC_RET4(handle, status, mbox_error, x5, x6);
1058
Sieu Mun Tangbd8da632022-09-28 15:58:28 +08001059 case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_UPDATE:
1060 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1061 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1062 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1063 status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
1064 x4, x5, (uint32_t *) &x6, x7,
1065 false, &mbox_error, &send_id);
1066 SMC_RET4(handle, status, mbox_error, x5, x6);
1067
1068 case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_FINALIZE:
1069 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1070 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1071 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1072 status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
1073 x4, x5, (uint32_t *) &x6, x7,
1074 true, &mbox_error, &send_id);
1075 SMC_RET4(handle, status, mbox_error, x5, x6);
1076
Sieu Mun Tang153ecfb2022-05-10 17:39:26 +08001077 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT:
1078 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1079 status = intel_fcs_ecdsa_sha2_data_sign_init(x1, x2, x3,
1080 x4, x5, &mbox_error);
1081 SMC_RET2(handle, status, mbox_error);
1082
Sieu Mun Tange77d37d2022-04-28 16:23:20 +08001083 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE:
1084 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1085 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1086 status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
1087 x3, x4, x5, (uint32_t *) &x6, false,
1088 &mbox_error);
1089 SMC_RET4(handle, status, mbox_error, x5, x6);
1090
Sieu Mun Tang153ecfb2022-05-10 17:39:26 +08001091 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE:
1092 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1093 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tange77d37d2022-04-28 16:23:20 +08001094 status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
1095 x3, x4, x5, (uint32_t *) &x6, true,
1096 &mbox_error);
Sieu Mun Tang153ecfb2022-05-10 17:39:26 +08001097 SMC_RET4(handle, status, mbox_error, x5, x6);
1098
Sieu Mun Tangbd8da632022-09-28 15:58:28 +08001099 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_UPDATE:
1100 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1101 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1102 status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
1103 x2, x3, x4, x5, (uint32_t *) &x6, false,
1104 &mbox_error, &send_id);
1105 SMC_RET4(handle, status, mbox_error, x5, x6);
1106
1107 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_FINALIZE:
1108 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1109 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1110 status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
1111 x2, x3, x4, x5, (uint32_t *) &x6, true,
1112 &mbox_error, &send_id);
1113 SMC_RET4(handle, status, mbox_error, x5, x6);
1114
Sieu Mun Tang8aa05ad2022-05-10 17:50:30 +08001115 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT:
1116 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1117 status = intel_fcs_ecdsa_hash_sign_init(x1, x2, x3,
1118 x4, x5, &mbox_error);
1119 SMC_RET2(handle, status, mbox_error);
1120
1121 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE:
1122 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1123 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1124 status = intel_fcs_ecdsa_hash_sign_finalize(x1, x2, x3,
1125 x4, x5, (uint32_t *) &x6, &mbox_error);
1126 SMC_RET4(handle, status, mbox_error, x5, x6);
1127
Sieu Mun Tang59357e82022-05-10 17:53:32 +08001128 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT:
1129 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1130 status = intel_fcs_ecdsa_hash_sig_verify_init(x1, x2, x3,
1131 x4, x5, &mbox_error);
1132 SMC_RET2(handle, status, mbox_error);
1133
1134 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE:
1135 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1136 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1137 status = intel_fcs_ecdsa_hash_sig_verify_finalize(x1, x2, x3,
1138 x4, x5, (uint32_t *) &x6, &mbox_error);
1139 SMC_RET4(handle, status, mbox_error, x5, x6);
1140
Sieu Mun Tangdcaab772022-05-11 10:16:40 +08001141 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT:
1142 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1143 status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x1, x2, x3,
1144 x4, x5, &mbox_error);
1145 SMC_RET2(handle, status, mbox_error);
1146
Sieu Mun Tange77d37d2022-04-28 16:23:20 +08001147 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE:
1148 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1149 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1150 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1151 status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
1152 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1153 x7, false, &mbox_error);
1154 SMC_RET4(handle, status, mbox_error, x5, x6);
1155
Sieu Mun Tangbd8da632022-09-28 15:58:28 +08001156 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_UPDATE:
1157 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1158 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1159 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1160 status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
1161 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1162 x7, false, &mbox_error, &send_id);
1163 SMC_RET4(handle, status, mbox_error, x5, x6);
1164
1165 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_FINALIZE:
1166 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1167 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1168 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1169 status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
1170 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1171 x7, true, &mbox_error, &send_id);
1172 SMC_RET4(handle, status, mbox_error, x5, x6);
1173
Sieu Mun Tangdcaab772022-05-11 10:16:40 +08001174 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE:
1175 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1176 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1177 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
Sieu Mun Tange77d37d2022-04-28 16:23:20 +08001178 status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
1179 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1180 x7, true, &mbox_error);
Sieu Mun Tangdcaab772022-05-11 10:16:40 +08001181 SMC_RET4(handle, status, mbox_error, x5, x6);
Sieu Mun Tang153ecfb2022-05-10 17:39:26 +08001182
Sieu Mun Tange2f3ede2022-05-10 17:36:32 +08001183 case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT:
1184 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1185 status = intel_fcs_ecdsa_get_pubkey_init(x1, x2, x3,
1186 x4, x5, &mbox_error);
1187 SMC_RET2(handle, status, mbox_error);
1188
1189 case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE:
1190 status = intel_fcs_ecdsa_get_pubkey_finalize(x1, x2, x3,
1191 (uint32_t *) &x4, &mbox_error);
1192 SMC_RET4(handle, status, mbox_error, x3, x4);
1193
Sieu Mun Tang0675c222022-05-10 17:48:11 +08001194 case INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT:
1195 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1196 status = intel_fcs_ecdh_request_init(x1, x2, x3,
1197 x4, x5, &mbox_error);
1198 SMC_RET2(handle, status, mbox_error);
1199
1200 case INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE:
1201 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1202 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1203 status = intel_fcs_ecdh_request_finalize(x1, x2, x3,
1204 x4, x5, (uint32_t *) &x6, &mbox_error);
1205 SMC_RET4(handle, status, mbox_error, x5, x6);
1206
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +08001207 case INTEL_SIP_SMC_FCS_AES_CRYPT_INIT:
1208 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1209 status = intel_fcs_aes_crypt_init(x1, x2, x3, x4, x5,
1210 &mbox_error);
1211 SMC_RET2(handle, status, mbox_error);
1212
Sieu Mun Tang9bea8152022-04-28 16:15:54 +08001213 case INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE:
1214 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1215 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1216 status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1217 x5, x6, false, &send_id);
1218 SMC_RET1(handle, status);
1219
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +08001220 case INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE:
1221 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1222 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tang9bea8152022-04-28 16:15:54 +08001223 status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1224 x5, x6, true, &send_id);
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +08001225 SMC_RET1(handle, status);
1226
Sieu Mun Tanga34b8812022-03-17 03:11:55 +08001227 case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384:
1228 status = intel_fcs_get_rom_patch_sha384(x1, &retval64,
1229 &mbox_error);
1230 SMC_RET4(handle, status, mbox_error, x1, retval64);
1231
Sieu Mun Tangf9cb6572022-04-27 18:24:06 +08001232 case INTEL_SIP_SMC_SVC_VERSION:
1233 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
1234 SIP_SVC_VERSION_MAJOR,
1235 SIP_SVC_VERSION_MINOR);
1236
Jit Loon Lim2bee1732023-05-17 12:26:11 +08001237 case INTEL_SIP_SMC_SEU_ERR_STATUS:
1238 status = intel_sdm_seu_err_read(seu_respbuf,
1239 ARRAY_SIZE(seu_respbuf));
1240 if (status) {
1241 SMC_RET1(handle, status);
1242 } else {
1243 SMC_RET3(handle, seu_respbuf[0], seu_respbuf[1], seu_respbuf[2]);
1244 }
1245
Jit Loon Limb46c8692023-09-20 14:00:41 +08001246 case INTEL_SIP_SMC_SAFE_INJECT_SEU_ERR:
1247 status = intel_sdm_safe_inject_seu_err((uint32_t *)&x1, (uint32_t)x2);
1248 SMC_RET1(handle, status);
1249
Hadi Asyrafi616da772019-06-27 11:34:03 +08001250 default:
1251 return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
1252 cookie, handle, flags);
1253 }
1254}
1255
Sieu Mun Tang044ed482022-05-11 10:45:19 +08001256uintptr_t sip_smc_handler(uint32_t smc_fid,
1257 u_register_t x1,
1258 u_register_t x2,
1259 u_register_t x3,
1260 u_register_t x4,
1261 void *cookie,
1262 void *handle,
1263 u_register_t flags)
1264{
1265 uint32_t cmd = smc_fid & INTEL_SIP_SMC_CMD_MASK;
1266
1267 if (cmd >= INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN &&
1268 cmd <= INTEL_SIP_SMC_CMD_V2_RANGE_END) {
1269 return sip_smc_handler_v2(smc_fid, x1, x2, x3, x4,
1270 cookie, handle, flags);
1271 } else {
1272 return sip_smc_handler_v1(smc_fid, x1, x2, x3, x4,
1273 cookie, handle, flags);
1274 }
1275}
1276
Hadi Asyrafi616da772019-06-27 11:34:03 +08001277DECLARE_RT_SVC(
Hadi Asyrafi4d9f3952019-10-23 17:35:32 +08001278 socfpga_sip_svc,
Hadi Asyrafi616da772019-06-27 11:34:03 +08001279 OEN_SIP_START,
1280 OEN_SIP_END,
1281 SMC_TYPE_FAST,
1282 NULL,
1283 sip_smc_handler
1284);
1285
1286DECLARE_RT_SVC(
Hadi Asyrafi4d9f3952019-10-23 17:35:32 +08001287 socfpga_sip_svc_std,
Hadi Asyrafi616da772019-06-27 11:34:03 +08001288 OEN_SIP_START,
1289 OEN_SIP_END,
1290 SMC_TYPE_YIELD,
1291 NULL,
1292 sip_smc_handler
1293);