blob: 7bd3e742ab0c4c407e5210a52094cd99823d9595 [file] [log] [blame]
Ryan Harkin25cff832014-01-13 12:37:03 +00001#
Chris Kayfaab7482025-01-13 15:57:32 +00002# Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
Ryan Harkin25cff832014-01-13 12:37:03 +00003#
dp-armfa3cf0b2017-05-03 09:38:09 +01004# SPDX-License-Identifier: BSD-3-Clause
Ryan Harkin25cff832014-01-13 12:37:03 +00005#
6
Chris Kaye9272152021-09-28 15:52:14 +01007include common/fdt_wrappers.mk
8
Soby Mathewb6f3b1f2016-04-07 17:40:04 +01009# Use the GICv3 driver on the FVP by default
Govindraj Rajae07b77f2024-04-24 13:36:11 -050010FVP_USE_GIC_DRIVER := FVP_GICV3
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000011
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000012# Default cluster count for FVP
Govindraj Rajae07b77f2024-04-24 13:36:11 -050013FVP_CLUSTER_COUNT := 2
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000014
Jeenu Viswambharan75421132018-01-31 14:52:08 +000015# Default number of CPUs per cluster on FVP
16FVP_MAX_CPUS_PER_CLUSTER := 4
17
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000018# Default number of threads per CPU on FVP
Govindraj Rajae07b77f2024-04-24 13:36:11 -050019FVP_MAX_PE_PER_CPU := 1
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000020
Manish V Badarkheb24c6372021-01-24 03:26:50 +000021# Disable redistributor frame of inactive/fused CPU cores by marking it as read
22# only; enable redistributor frames of all CPU cores by default.
Govindraj Rajae07b77f2024-04-24 13:36:11 -050023FVP_GICR_REGION_PROTECTION := 0
Manish V Badarkheb24c6372021-01-24 03:26:50 +000024
Boyan Karatotev4bf90c52024-10-22 16:20:57 +010025ifeq (${HW_ASSISTED_COHERENCY}, 0)
Govindraj Rajae07b77f2024-04-24 13:36:11 -050026FVP_DT_PREFIX := fvp-base-gicv3-psci
Boyan Karatotev4bf90c52024-10-22 16:20:57 +010027else
28FVP_DT_PREFIX := fvp-base-gicv3-psci-dynamiq
29endif
30# fdts is wrong otherwise
Soby Mathew5f6412a2018-02-08 11:39:38 +000031
AlexeiFedorovfa67e1c2025-02-05 11:53:25 +000032# Size (in kilobytes) of the Trusted SRAM region to utilize when building for
33# the FVP platform.
34ifeq (${ENABLE_RME},1)
35FVP_TRUSTED_SRAM_SIZE := 384
36else
Govindraj Rajae07b77f2024-04-24 13:36:11 -050037FVP_TRUSTED_SRAM_SIZE := 256
AlexeiFedorovfa67e1c2025-02-05 11:53:25 +000038endif
Chris Kay91dd2532023-06-05 17:22:54 +010039
Madhukar Pappireddy3b228e12023-08-24 16:57:22 -050040# Macro to enable helpers for running SPM tests. Disabled by default.
41PLAT_TEST_SPM := 0
42
Govindraj Raja69cf54a2024-05-03 08:06:56 -050043# By default dont build CPUs with no FVP model.
44BUILD_CPUS_WITH_NO_FVP_MODEL ?= 0
45
Govindraj Rajae07b77f2024-04-24 13:36:11 -050046ENABLE_FEAT_AMU := 2
47ENABLE_FEAT_AMUv1p1 := 2
48ENABLE_FEAT_HCX := 2
49ENABLE_FEAT_RNG := 2
50ENABLE_FEAT_TWED := 2
51ENABLE_FEAT_GCS := 2
52
Jayanth Dodderi Chidanandc8395cf2023-04-28 15:14:27 +010053ifeq (${ARCH}, aarch64)
Govindraj Rajae07b77f2024-04-24 13:36:11 -050054
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010055ifeq (${SPM_MM}, 0)
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010056ifeq (${CTX_INCLUDE_FPREGS}, 0)
Govindraj Rajae07b77f2024-04-24 13:36:11 -050057 ENABLE_SME_FOR_NS := 2
58 ENABLE_SME2_FOR_NS := 2
Madhukar Pappireddy7ff1be82024-06-17 15:28:33 -050059else
60 ENABLE_SVE_FOR_NS := 0
61 ENABLE_SME_FOR_NS := 0
62 ENABLE_SME2_FOR_NS := 0
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010063endif
64endif
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010065
Govindraj Rajae07b77f2024-04-24 13:36:11 -050066 ENABLE_BRBE_FOR_NS := 2
67 ENABLE_TRBE_FOR_NS := 2
Govindraj Rajae63794e2024-09-06 15:43:43 +010068 ENABLE_FEAT_D128 := 2
Arvind Ram Prakashe558f9c2024-11-11 14:32:37 -060069 ENABLE_FEAT_FPMR := 2
Arvind Ram Prakashf915deb2025-01-09 17:18:30 -060070 ENABLE_FEAT_MOPS := 2
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010071endif
Govindraj Rajae07b77f2024-04-24 13:36:11 -050072
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010073ENABLE_SYS_REG_TRACE_FOR_NS := 2
74ENABLE_FEAT_CSV2_2 := 2
Sona Mathew3b84c962023-10-25 16:48:19 -050075ENABLE_FEAT_CSV2_3 := 2
Arvind Ram Prakash05b47632024-05-22 15:24:00 -050076ENABLE_FEAT_DEBUGV8P9 := 2
Andre Przywara1f55c412023-01-26 16:47:52 +000077ENABLE_FEAT_DIT := 2
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010078ENABLE_FEAT_PAN := 2
79ENABLE_FEAT_VHE := 2
80CTX_INCLUDE_NEVE_REGS := 2
81ENABLE_FEAT_SEL2 := 2
82ENABLE_TRF_FOR_NS := 2
83ENABLE_FEAT_ECV := 2
84ENABLE_FEAT_FGT := 2
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -050085ENABLE_FEAT_FGT2 := 2
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +010086ENABLE_FEAT_THE := 2
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010087ENABLE_FEAT_TCR2 := 2
Mark Brown293a6612023-03-14 20:48:43 +000088ENABLE_FEAT_S2PIE := 2
89ENABLE_FEAT_S1PIE := 2
90ENABLE_FEAT_S2POE := 2
91ENABLE_FEAT_S1POE := 2
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +010092ENABLE_FEAT_SCTLR2 := 2
Andre Przywarae18bba22024-09-12 11:43:04 +010093ENABLE_FEAT_MTE2 := 2
Andre Przywara8fc8e182024-08-09 17:04:22 +010094ENABLE_FEAT_LS64_ACCDATA := 2
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010095
Achin Gupta1fa7eb62015-11-03 14:18:34 +000096# The FVP platform depends on this macro to build with correct GIC driver.
97$(eval $(call add_define,FVP_USE_GIC_DRIVER))
98
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000099# Pass FVP_CLUSTER_COUNT to the build system.
Soby Mathew47e43f22016-02-01 14:04:34 +0000100$(eval $(call add_define,FVP_CLUSTER_COUNT))
Soby Mathew7356b1e2016-03-24 10:12:42 +0000101
Jeenu Viswambharan75421132018-01-31 14:52:08 +0000102# Pass FVP_MAX_CPUS_PER_CLUSTER to the build system.
103$(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER))
104
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000105# Pass FVP_MAX_PE_PER_CPU to the build system.
106$(eval $(call add_define,FVP_MAX_PE_PER_CPU))
107
Manish V Badarkheb24c6372021-01-24 03:26:50 +0000108# Pass FVP_GICR_REGION_PROTECTION to the build system.
109$(eval $(call add_define,FVP_GICR_REGION_PROTECTION))
110
Chris Kay91dd2532023-06-05 17:22:54 +0100111# Pass FVP_TRUSTED_SRAM_SIZE to the build system.
112$(eval $(call add_define,FVP_TRUSTED_SRAM_SIZE))
113
Soby Mathew7356b1e2016-03-24 10:12:42 +0000114# Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2,
115# choose the CCI driver , else the CCN driver
116ifeq ($(FVP_CLUSTER_COUNT), 0)
117$(error "Incorrect cluster count specified for FVP port")
118else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2))
119FVP_INTERCONNECT_DRIVER := FVP_CCI
120else
121FVP_INTERCONNECT_DRIVER := FVP_CCN
Soby Mathew47e43f22016-02-01 14:04:34 +0000122endif
123
Soby Mathew7356b1e2016-03-24 10:12:42 +0000124$(eval $(call add_define,FVP_INTERCONNECT_DRIVER))
125
Alexei Fedorov84f1b5d2020-03-23 18:45:17 +0000126# Choose the GIC sources depending upon the how the FVP will be invoked
Andre Przywarae1cc1302020-03-25 15:50:38 +0000127ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3)
Alexei Fedorov84f1b5d2020-03-23 18:45:17 +0000128
Andre Przywarae1cc1302020-03-25 15:50:38 +0000129# The GIC model (GIC-600 or GIC-500) will be detected at runtime
130GICV3_SUPPORT_GIC600 := 1
Alexei Fedorov84f1b5d2020-03-23 18:45:17 +0000131GICV3_OVERRIDE_DISTIF_PWR_OPS := 1
132
133# Include GICv3 driver files
134include drivers/arm/gic/v3/gicv3.mk
135
136FVP_GIC_SOURCES := ${GICV3_SOURCES} \
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000137 plat/common/plat_gicv3.c \
138 plat/arm/common/arm_gicv3.c
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000139
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600140 ifeq ($(filter 1,${RESET_TO_BL2} \
141 ${RESET_TO_BL31} ${RESET_TO_SP_MIN}),)
laurenw-armdc5e9a22020-05-12 10:58:11 -0500142 FVP_GIC_SOURCES += plat/arm/board/fvp/fvp_gicv3.c
143 endif
144
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000145else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2)
Alexei Fedorovfc4f80e2020-04-07 11:48:00 +0100146
147# No GICv4 extension
148GIC_ENABLE_V4_EXTN := 0
149$(eval $(call add_define,GIC_ENABLE_V4_EXTN))
150
Alexei Fedorovcaa18022020-07-14 10:47:25 +0100151# Include GICv2 driver files
152include drivers/arm/gic/v2/gicv2.mk
Alexei Fedorovfc4f80e2020-04-07 11:48:00 +0100153
Alexei Fedorovcaa18022020-07-14 10:47:25 +0100154FVP_GIC_SOURCES := ${GICV2_SOURCES} \
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000155 plat/common/plat_gicv2.c \
156 plat/arm/common/arm_gicv2.c
Soby Mathew5f6412a2018-02-08 11:39:38 +0000157
158FVP_DT_PREFIX := fvp-base-gicv2-psci
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000159else
160$(error "Incorrect GIC driver chosen on FVP port")
161endif
162
Soby Mathew7356b1e2016-03-24 10:12:42 +0000163ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI)
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100164FVP_INTERCONNECT_SOURCES := drivers/arm/cci/cci.c
Soby Mathew7356b1e2016-03-24 10:12:42 +0000165else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN)
166FVP_INTERCONNECT_SOURCES := drivers/arm/ccn/ccn.c \
167 plat/arm/common/arm_ccn.c
168else
169$(error "Incorrect CCN driver chosen on FVP port")
170endif
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000171
Soby Mathew9c708b52016-02-26 14:23:19 +0000172FVP_SECURITY_SOURCES := drivers/arm/tzc/tzc400.c \
Vikram Kanigiri70752bb2016-02-10 14:50:53 +0000173 plat/arm/board/fvp/fvp_security.c \
174 plat/arm/common/arm_tzc400.c
175
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000176
Manish V Badarkhe7ac59582023-03-24 08:22:33 +0000177PLAT_INCLUDES := -Iplat/arm/board/fvp/include \
178 -Iinclude/lib/psa
Sandrine Bailleuxe701e302014-05-20 17:28:25 +0100179
Ryan Harkin25cff832014-01-13 12:37:03 +0000180
Soby Mathewcc037c12016-04-08 16:42:58 +0100181PLAT_BL_COMMON_SOURCES := plat/arm/board/fvp/fvp_common.c
Ryan Harkin25cff832014-01-13 12:37:03 +0000182
Soby Mathew0d268dc2016-07-11 14:13:56 +0100183FVP_CPU_LIBS := lib/cpus/${ARCH}/aem_generic.S
184
185ifeq (${ARCH}, aarch64)
John Tsichritzisfe6df392019-03-19 17:20:52 +0000186
John Tsichritzis7557c662019-06-03 13:54:30 +0100187# select a different set of CPU files, depending on whether we compile for
188# hardware assisted coherency cores or not
John Tsichritzisfe6df392019-03-19 17:20:52 +0000189ifeq (${HW_ASSISTED_COHERENCY}, 0)
John Tsichritzisc0c104a2019-08-13 10:11:41 +0100190# Cores used without DSU
John Tsichritzisfe6df392019-03-19 17:20:52 +0000191 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a35.S \
Soby Mathewc704cbc2014-08-14 11:33:56 +0100192 lib/cpus/aarch64/cortex_a53.S \
193 lib/cpus/aarch64/cortex_a57.S \
Yatharth Kochar63af6872016-02-09 12:00:03 +0000194 lib/cpus/aarch64/cortex_a72.S \
John Tsichritzisfe6df392019-03-19 17:20:52 +0000195 lib/cpus/aarch64/cortex_a73.S
196else
John Tsichritzisc0c104a2019-08-13 10:11:41 +0100197# Cores used with DSU only
John Tsichritzis7557c662019-06-03 13:54:30 +0100198 ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0)
John Tsichritzisc0c104a2019-08-13 10:11:41 +0100199 # AArch64-only cores
Boyan Karatotevf154cbd2023-04-06 10:31:09 +0100200 # TODO: add all cores to the appropriate lists
201 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a65.S \
202 lib/cpus/aarch64/cortex_a65ae.S \
203 lib/cpus/aarch64/cortex_a76.S \
John Tsichritzis7557c662019-06-03 13:54:30 +0100204 lib/cpus/aarch64/cortex_a76ae.S \
Balint Dobszaycc942642019-07-03 13:02:56 +0200205 lib/cpus/aarch64/cortex_a77.S \
Jimmy Brisson7ec175e2020-06-01 16:49:34 -0500206 lib/cpus/aarch64/cortex_a78.S \
Juan Pablo Condef4a70f22023-05-24 22:08:28 -0500207 lib/cpus/aarch64/cortex_a78_ae.S \
Boyan Karatotevf154cbd2023-04-06 10:31:09 +0100208 lib/cpus/aarch64/cortex_a78c.S \
209 lib/cpus/aarch64/cortex_a710.S \
Sona Mathewbfcacc82024-02-20 16:59:45 -0600210 lib/cpus/aarch64/cortex_a715.S \
Bipin Ravi5e039752024-03-14 16:52:21 -0500211 lib/cpus/aarch64/cortex_a720.S \
Ahmed Azeem898364b2024-10-15 10:31:12 +0100212 lib/cpus/aarch64/cortex_a720_ae.S \
John Tsichritzis7557c662019-06-03 13:54:30 +0100213 lib/cpus/aarch64/neoverse_n1.S \
Javier Almansa Sobrino9faad3c2020-10-23 13:22:07 +0100214 lib/cpus/aarch64/neoverse_n2.S \
Jimmy Brisson958a0b12020-09-30 15:28:03 -0500215 lib/cpus/aarch64/neoverse_v1.S \
Boyan Karatotevf154cbd2023-04-06 10:31:09 +0100216 lib/cpus/aarch64/neoverse_e1.S \
Juan Pablo Condec9fe7ce2023-07-05 11:57:50 -0500217 lib/cpus/aarch64/cortex_x2.S \
Govindraj Raja69cf54a2024-05-03 08:06:56 -0500218 lib/cpus/aarch64/cortex_x4.S
John Tsichritzis7557c662019-06-03 13:54:30 +0100219 endif
John Tsichritzisc0c104a2019-08-13 10:11:41 +0100220 # AArch64/AArch32 cores
221 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a55.S \
222 lib/cpus/aarch64/cortex_a75.S
John Tsichritzisfe6df392019-03-19 17:20:52 +0000223endif
John Tsichritzis6deaf9c2018-10-08 17:09:43 +0100224
Boyan Karatotev17e059e2023-03-22 15:55:36 +0000225#Include all CPUs to build to support all-errata build.
226ifeq (${ENABLE_ERRATA_ALL},1)
227 BUILD_CPUS_WITH_NO_FVP_MODEL = 1
228 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a510.S \
229 lib/cpus/aarch64/cortex_a520.S \
230 lib/cpus/aarch64/cortex_a725.S \
231 lib/cpus/aarch64/cortex_x1.S \
232 lib/cpus/aarch64/cortex_x3.S \
233 lib/cpus/aarch64/cortex_x925.S \
234 lib/cpus/aarch64/neoverse_n3.S \
235 lib/cpus/aarch64/neoverse_v2.S \
236 lib/cpus/aarch64/neoverse_v3.S
237endif
238
Govindraj Raja69cf54a2024-05-03 08:06:56 -0500239#Build AArch64-only CPUs with no FVP model yet.
240ifeq (${BUILD_CPUS_WITH_NO_FVP_MODEL},1)
Boyan Karatoteva6193b32024-09-20 13:37:51 +0100241 # travis/gelas need these
Boyan Karatotev7262eff2024-12-19 16:07:29 +0000242 FEAT_PABANDON := 1
Boyan Karatoteva6193b32024-09-20 13:37:51 +0100243 ERRATA_SME_POWER_DOWN := 1
Govindraj Raja7ae5f5b2024-10-02 16:15:35 -0500244 FVP_CPU_LIBS += lib/cpus/aarch64/neoverse_n3.S \
Govindraj Raja69cf54a2024-05-03 08:06:56 -0500245 lib/cpus/aarch64/cortex_gelas.S \
246 lib/cpus/aarch64/nevis.S \
Govindraj Raja7ae5f5b2024-10-02 16:15:35 -0500247 lib/cpus/aarch64/travis.S \
Igor Podgainõia5762a92024-11-29 15:01:54 +0100248 lib/cpus/aarch64/cortex_arcadia.S \
249 lib/cpus/aarch64/cortex_alto.S
Govindraj Raja69cf54a2024-05-03 08:06:56 -0500250endif
251
Yatharth Kochara4c219a2016-07-12 15:47:03 +0100252else
Boyan Karatotevf3581342023-01-27 10:58:42 +0000253FVP_CPU_LIBS += lib/cpus/aarch32/cortex_a32.S \
Jayanth Dodderi Chidanand5d478412023-05-09 14:12:48 +0100254 lib/cpus/aarch32/cortex_a57.S \
255 lib/cpus/aarch32/cortex_a53.S
Soby Mathew0d268dc2016-07-11 14:13:56 +0100256endif
Sandrine Bailleuxdd505792016-01-13 09:04:26 +0000257
Alexei Fedorov896799a2019-05-09 12:14:40 +0100258BL1_SOURCES += drivers/arm/smmu/smmu_v3.c \
259 drivers/arm/sp805/sp805.c \
Alexei Fedorov7131d832019-08-16 14:15:59 +0100260 drivers/delay_timer/delay_timer.c \
Aditya Angadi20b48412019-04-16 11:29:14 +0530261 drivers/io/io_semihosting.c \
Dan Handley2b6b5742015-03-19 19:17:53 +0000262 lib/semihosting/semihosting.c \
Yatharth Kochar88ac53b2016-07-04 11:03:49 +0100263 lib/semihosting/${ARCH}/semihosting_call.S \
264 plat/arm/board/fvp/${ARCH}/fvp_helpers.S \
Dan Handleyd617f662015-04-27 19:17:18 +0100265 plat/arm/board/fvp/fvp_bl1_setup.c \
Govindraj Rajae48c36a2024-06-04 11:05:26 -0500266 plat/arm/board/fvp/fvp_cpu_pwr.c \
Ambroise Vincentfa42c9e2019-07-04 14:58:45 +0100267 plat/arm/board/fvp/fvp_err.c \
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000268 plat/arm/board/fvp/fvp_io_storage.c \
Chris Kaye2ae1622024-02-06 17:44:31 +0000269 plat/arm/board/fvp/fvp_topology.c \
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000270 ${FVP_CPU_LIBS} \
271 ${FVP_INTERCONNECT_SOURCES}
272
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500273ifeq (${USE_SP804_TIMER},1)
Alexei Fedorov7131d832019-08-16 14:15:59 +0100274BL1_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
275else
276BL1_SOURCES += drivers/delay_timer/generic_delay_timer.c
277endif
278
Ryan Harkin25cff832014-01-13 12:37:03 +0000279
Ambroise Vincentfa42c9e2019-07-04 14:58:45 +0100280BL2_SOURCES += drivers/arm/sp805/sp805.c \
281 drivers/io/io_semihosting.c \
Roberto Vargasb96ee4b2018-08-06 13:35:31 +0100282 lib/utils/mem_region.c \
Dan Handley2b6b5742015-03-19 19:17:53 +0000283 lib/semihosting/semihosting.c \
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100284 lib/semihosting/${ARCH}/semihosting_call.S \
Dan Handleyd617f662015-04-27 19:17:18 +0100285 plat/arm/board/fvp/fvp_bl2_setup.c \
Ambroise Vincentfa42c9e2019-07-04 14:58:45 +0100286 plat/arm/board/fvp/fvp_err.c \
Dan Handleyd617f662015-04-27 19:17:18 +0100287 plat/arm/board/fvp/fvp_io_storage.c \
Roberto Vargasb96ee4b2018-08-06 13:35:31 +0100288 plat/arm/common/arm_nor_psci_mem_protect.c \
Vikram Kanigiri70752bb2016-02-10 14:50:53 +0000289 ${FVP_SECURITY_SOURCES}
Ryan Harkin25cff832014-01-13 12:37:03 +0000290
Roberto Vargasb96ee4b2018-08-06 13:35:31 +0100291
Manish V Badarkhe09a192c2020-08-23 09:58:44 +0100292ifeq (${COT_DESC_IN_DTB},1)
293BL2_SOURCES += plat/arm/common/fconf/fconf_nv_cntr_getter.c
294endif
Roberto Vargasb96ee4b2018-08-06 13:35:31 +0100295
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500296ifeq (${ENABLE_RME},1)
Govindraj Rajae48c36a2024-06-04 11:05:26 -0500297BL2_SOURCES += plat/arm/board/fvp/aarch64/fvp_helpers.S \
298 plat/arm/board/fvp/fvp_cpu_pwr.c
Manish V Badarkhe37f9ac22023-03-12 21:34:44 +0000299
Soby Mathewf05d93a2022-03-22 16:21:19 +0000300BL31_SOURCES += plat/arm/board/fvp/fvp_plat_attest_token.c \
Raghu Krishnamurthyc11b60e2024-06-03 19:02:29 -0700301 plat/arm/board/fvp/fvp_realm_attest_key.c \
302 plat/arm/board/fvp/fvp_el3_token_sign.c
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500303endif
304
Andre Przywarabdc76f12022-11-21 17:07:25 +0000305ifeq (${ENABLE_FEAT_RNG_TRAP},1)
306BL31_SOURCES += plat/arm/board/fvp/fvp_sync_traps.c
307endif
308
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600309ifeq (${RESET_TO_BL2},1)
Roberto Vargas52207802017-11-17 13:22:18 +0000310BL2_SOURCES += plat/arm/board/fvp/${ARCH}/fvp_helpers.S \
Govindraj Rajae48c36a2024-06-04 11:05:26 -0500311 plat/arm/board/fvp/fvp_cpu_pwr.c \
Roberto Vargas52207802017-11-17 13:22:18 +0000312 plat/arm/board/fvp/fvp_bl2_el3_setup.c \
313 ${FVP_CPU_LIBS} \
314 ${FVP_INTERCONNECT_SOURCES}
315endif
316
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500317ifeq (${USE_SP804_TIMER},1)
Antonio Nino Diaz664adb62016-05-17 09:48:10 +0100318BL2_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
Antonio Nino Diaz664adb62016-05-17 09:48:10 +0100319endif
320
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100321BL2U_SOURCES += plat/arm/board/fvp/fvp_bl2u_setup.c \
Vikram Kanigiri70752bb2016-02-10 14:50:53 +0000322 ${FVP_SECURITY_SOURCES}
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100323
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500324ifeq (${USE_SP804_TIMER},1)
Alexei Fedorov7131d832019-08-16 14:15:59 +0100325BL2U_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
326endif
327
Antonio Nino Diazf13d09a2019-01-23 21:50:09 +0000328BL31_SOURCES += drivers/arm/fvp/fvp_pwrc.c \
329 drivers/arm/smmu/smmu_v3.c \
Alexei Fedorov7131d832019-08-16 14:15:59 +0100330 drivers/delay_timer/delay_timer.c \
Antonio Nino Diazd7da2f82018-10-10 11:14:44 +0100331 drivers/cfi/v2m/v2m_flash.c \
Roberto Vargasb96ee4b2018-08-06 13:35:31 +0100332 lib/utils/mem_region.c \
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100333 plat/arm/board/fvp/fvp_bl31_setup.c \
Madhukar Pappireddyd0cf0a92020-04-16 17:54:25 -0500334 plat/arm/board/fvp/fvp_console.c \
Dan Handleyd617f662015-04-27 19:17:18 +0100335 plat/arm/board/fvp/fvp_pm.c \
Dan Handleyd617f662015-04-27 19:17:18 +0100336 plat/arm/board/fvp/fvp_topology.c \
337 plat/arm/board/fvp/aarch64/fvp_helpers.S \
Govindraj Rajae48c36a2024-06-04 11:05:26 -0500338 plat/arm/board/fvp/fvp_cpu_pwr.c \
Roberto Vargasb96ee4b2018-08-06 13:35:31 +0100339 plat/arm/common/arm_nor_psci_mem_protect.c \
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000340 ${FVP_CPU_LIBS} \
Vikram Kanigiri70752bb2016-02-10 14:50:53 +0000341 ${FVP_GIC_SOURCES} \
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000342 ${FVP_INTERCONNECT_SOURCES} \
Vikram Kanigiri70752bb2016-02-10 14:50:53 +0000343 ${FVP_SECURITY_SOURCES}
Juan Castillo5e29c752015-01-07 10:39:25 +0000344
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600345# Support for fconf in BL31
346# Added separately from the above list for better readability
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600347ifeq ($(filter 1,${RESET_TO_BL2} ${RESET_TO_BL31}),)
Chris Kaye9272152021-09-28 15:52:14 +0100348BL31_SOURCES += lib/fconf/fconf.c \
Manish V Badarkhe8717e032020-05-30 17:40:44 +0100349 lib/fconf/fconf_dyn_cfg_getter.c \
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600350 plat/arm/board/fvp/fconf/fconf_hw_config_getter.c
Madhukar Pappireddy02cc3ff2020-06-02 09:26:30 -0500351
Chris Kaye9272152021-09-28 15:52:14 +0100352BL31_SOURCES += ${FDT_WRAPPERS_SOURCES}
353
Madhukar Pappireddy02cc3ff2020-06-02 09:26:30 -0500354ifeq (${SEC_INT_DESC_IN_FCONF},1)
355BL31_SOURCES += plat/arm/common/fconf/fconf_sec_intr_config.c
356endif
357
Madhukar Pappireddyaa1121f2020-03-13 13:00:17 -0500358endif
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600359
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500360ifeq (${USE_SP804_TIMER},1)
Alexei Fedorov7131d832019-08-16 14:15:59 +0100361BL31_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
362else
363BL31_SOURCES += drivers/delay_timer/generic_delay_timer.c
364endif
365
Soby Mathewa684e582018-02-27 11:17:14 +0000366# Add the FDT_SOURCES and options for Dynamic Config (only for Unix env)
Soby Mathew5f6412a2018-02-08 11:39:38 +0000367FVP_HW_CONFIG_DTS := fdts/${FVP_DT_PREFIX}.dts
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000368
369FDT_SOURCES += ${FVP_HW_CONFIG_DTS}
370$(eval FVP_HW_CONFIG := ${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS)))
371
Harrison Mutaid86a5ab2024-05-28 14:35:41 +0000372ifeq (${TRANSFER_LIST}, 0)
Soby Mathewb6814842018-04-04 09:40:32 +0100373FDT_SOURCES += $(addprefix plat/arm/board/fvp/fdts/, \
Louis Mayencourt6d2b5732019-12-17 13:17:25 +0000374 ${PLAT}_fw_config.dts \
Manish V Badarkhe64616a52020-05-31 08:53:40 +0100375 ${PLAT}_tb_fw_config.dts \
Soby Mathewb6814842018-04-04 09:40:32 +0100376 ${PLAT}_soc_fw_config.dts \
377 ${PLAT}_nt_fw_config.dts \
378 )
379
Harrison Mutaid86a5ab2024-05-28 14:35:41 +0000380FVP_TB_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb
Harrison Mutaibc823e22023-12-22 18:42:27 +0000381FVP_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb
Soby Mathewb6814842018-04-04 09:40:32 +0100382FVP_SOC_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb
383FVP_NT_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb
384
385ifeq (${SPD},tspd)
386FDT_SOURCES += plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts
387FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb
388
389# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3f694742020-08-23 19:32:48 +0100390$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
Soby Mathewb6814842018-04-04 09:40:32 +0100391endif
Soby Mathew5f6412a2018-02-08 11:39:38 +0000392
Achin Guptada6ef0e2019-10-11 14:54:48 +0100393ifeq (${SPD},spmd)
Olivier Deprezbcaa0682020-04-01 21:28:26 +0200394
395ifeq ($(ARM_SPMC_MANIFEST_DTS),)
396ARM_SPMC_MANIFEST_DTS := plat/arm/board/fvp/fdts/${PLAT}_spmc_manifest.dts
397endif
398
399FDT_SOURCES += ${ARM_SPMC_MANIFEST_DTS}
400FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/$(notdir $(basename ${ARM_SPMC_MANIFEST_DTS})).dtb
Achin Guptada6ef0e2019-10-11 14:54:48 +0100401
402# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3f694742020-08-23 19:32:48 +0100403$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
Achin Guptada6ef0e2019-10-11 14:54:48 +0100404endif
405
Harrison Mutaibc823e22023-12-22 18:42:27 +0000406# Add the FW_CONFIG to FIP and specify the same to certtool
407$(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config,${FVP_FW_CONFIG}))
Soby Mathewb6814842018-04-04 09:40:32 +0100408# Add the SOC_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3f694742020-08-23 19:32:48 +0100409$(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config,${FVP_SOC_FW_CONFIG}))
Soby Mathewb6814842018-04-04 09:40:32 +0100410# Add the NT_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3f694742020-08-23 19:32:48 +0100411$(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config,${FVP_NT_FW_CONFIG}))
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000412# Add the TB_FW_CONFIG to FIP and specify the same to certtool
413$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config,${FVP_TB_FW_CONFIG}))
Harrison Mutaid86a5ab2024-05-28 14:35:41 +0000414endif
415
Soby Mathew5f6412a2018-02-08 11:39:38 +0000416# Add the HW_CONFIG to FIP and specify the same to certtool
Anders Dellien3f694742020-08-23 19:32:48 +0100417$(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config,${FVP_HW_CONFIG}))
Soby Mathew5f6412a2018-02-08 11:39:38 +0000418
Harrison Mutai403bdbd2024-05-02 12:40:20 +0000419ifeq (${TRANSFER_LIST}, 1)
420include lib/transfer_list/transfer_list.mk
421
422ifeq ($(RESET_TO_BL31), 1)
423HW_CONFIG := ${FVP_HW_CONFIG}
Harrison Mutai36d971a2024-08-28 13:27:19 +0000424FW_HANDOFF_SIZE := 20000
Harrison Mutai403bdbd2024-05-02 12:40:20 +0000425
Harrison Mutai36d971a2024-08-28 13:27:19 +0000426TRANSFER_LIST_DTB_OFFSET := 0x20
427$(eval $(call add_define,TRANSFER_LIST_DTB_OFFSET))
Harrison Mutai403bdbd2024-05-02 12:40:20 +0000428endif
429endif
430
Levi Yun1cb7b8e2024-05-13 10:26:13 +0100431ifeq (${HOB_LIST}, 1)
432include lib/hob/hob.mk
433endif
434
Dimitris Papastamos756b8dc2018-05-31 14:10:06 +0100435# Enable dynamic mitigation support by default
436DYNAMIC_WORKAROUND_CVE_2018_3639 := 1
437
Andre Przywara0b7f1b02023-03-21 13:53:19 +0000438ifneq (${ENABLE_FEAT_AMU},0)
John Tsichritzisfe6df392019-03-19 17:20:52 +0000439BL31_SOURCES += lib/cpus/aarch64/cpuamu.c \
Dimitris Papastamos0b00f8a2018-02-14 10:00:06 +0000440 lib/cpus/aarch64/cpuamu_helpers.S
John Tsichritzisfe6df392019-03-19 17:20:52 +0000441
442ifeq (${HW_ASSISTED_COHERENCY}, 1)
443BL31_SOURCES += lib/cpus/aarch64/cortex_a75_pubsub.c \
444 lib/cpus/aarch64/neoverse_n1_pubsub.c
445endif
Dimitris Papastamosd7e2e9e2017-12-11 11:45:35 +0000446endif
447
Manish Pandeyf90a73c2023-10-10 15:42:19 +0100448ifeq (${HANDLE_EA_EL3_FIRST_NS},1)
Madhukar Pappireddye17c82a2024-01-10 14:01:37 -0600449 ifeq (${ENABLE_FEAT_RAS},1)
450 ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP},1)
451 BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_lsp_ras_sp.c
452 else
453 BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ras.c
454 endif
455 else
456 BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ea.c
457 endif
Jeenu Viswambharana490fe02018-06-08 08:44:36 +0100458endif
459
Douglas Raillard306593d2017-02-24 18:14:15 +0000460ifneq (${ENABLE_STACK_PROTECTOR},0)
461PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_stack_protector.c
462endif
463
Antonio Nino Diaz4e6408c2019-01-23 16:23:07 +0000464# Enable the dynamic translation tables library.
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600465ifeq ($(filter 1,${RESET_TO_BL2} ${ARM_XLAT_TABLES_LIB_V1}),)
Manish V Badarkhe86854e72022-03-15 16:05:58 +0000466 ifeq (${ARCH},aarch32)
Masahiro Yamada1adc5f52020-04-01 14:28:24 +0900467 BL32_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Manish V Badarkhe86854e72022-03-15 16:05:58 +0000468 else # AArch64
Masahiro Yamada1adc5f52020-04-01 14:28:24 +0900469 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Antonio Nino Diaz60ef6752019-02-12 13:32:03 +0000470 endif
Antonio Nino Diaz4e6408c2019-01-23 16:23:07 +0000471endif
472
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000473ifeq (${ALLOW_RO_XLAT_TABLES}, 1)
474 ifeq (${ARCH},aarch32)
Masahiro Yamada1adc5f52020-04-01 14:28:24 +0900475 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000476 else # AArch64
Masahiro Yamada1adc5f52020-04-01 14:28:24 +0900477 BL31_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000478 ifeq (${SPD},tspd)
Masahiro Yamada1adc5f52020-04-01 14:28:24 +0900479 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000480 endif
481 endif
482endif
483
Ambroise Vincent9660dc12019-07-12 13:47:03 +0100484ifeq (${USE_DEBUGFS},1)
Masahiro Yamada1adc5f52020-04-01 14:28:24 +0900485 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Ambroise Vincent9660dc12019-07-12 13:47:03 +0100486endif
487
Soby Mathew3b5156e2017-10-05 12:27:33 +0100488# Add support for platform supplied linker script for BL31 build
489$(eval $(call add_define,PLAT_EXTRA_LD_SCRIPT))
490
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600491ifneq (${RESET_TO_BL2}, 0)
Roberto Vargas9f412482018-01-16 10:35:23 +0000492 override BL1_SOURCES =
493endif
494
Juan Castillo31a68f02015-04-14 12:49:03 +0100495include plat/arm/board/common/board_common.mk
Dan Handley2b6b5742015-03-19 19:17:53 +0000496include plat/arm/common/arm_common.mk
Soby Mathew45e39e22018-03-26 15:16:46 +0100497
Alexei Fedorov61369a22020-07-13 14:59:02 +0100498ifeq (${MEASURED_BOOT},1)
Manish V Badarkhea74d9632021-09-14 23:12:42 +0100499BL1_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \
Tamas Banb0f83252022-02-11 09:49:36 +0100500 plat/arm/board/fvp/fvp_bl1_measured_boot.c \
501 lib/psa/measured_boot.c
502
Manish V Badarkhea74d9632021-09-14 23:12:42 +0100503BL2_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \
Tamas Banb0f83252022-02-11 09:49:36 +0100504 plat/arm/board/fvp/fvp_bl2_measured_boot.c \
505 lib/psa/measured_boot.c
Alexei Fedorov61369a22020-07-13 14:59:02 +0100506endif
507
Lucian Paul-Trifu5ee4f4e2022-06-22 18:45:30 +0100508ifeq (${DRTM_SUPPORT}, 1)
Manish V Badarkhefcfe4312022-07-12 21:48:04 +0100509BL31_SOURCES += plat/arm/board/fvp/fvp_drtm_addr.c \
510 plat/arm/board/fvp/fvp_drtm_dma_prot.c \
511 plat/arm/board/fvp/fvp_drtm_err.c \
johpow01baa3e6c2022-03-11 17:50:58 -0600512 plat/arm/board/fvp/fvp_drtm_measurement.c \
513 plat/arm/board/fvp/fvp_drtm_stub.c \
Manish V Badarkhefcfe4312022-07-12 21:48:04 +0100514 plat/arm/common/arm_dyn_cfg.c \
515 plat/arm/board/fvp/fvp_err.c
Lucian Paul-Trifu5ee4f4e2022-06-22 18:45:30 +0100516endif
517
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000518ifeq (${TRUSTED_BOARD_BOOT}, 1)
519BL1_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c
520BL2_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c
521
Soby Mathew45e39e22018-03-26 15:16:46 +0100522# FVP being a development platform, enable capability to disable Authentication
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100523# dynamically if TRUSTED_BOARD_BOOT is set.
Max Shvetsov06dba292019-12-06 11:50:12 +0000524DYN_DISABLE_AUTH := 1
Soby Mathew45e39e22018-03-26 15:16:46 +0100525endif
Manish V Badarkhe2d49ef32021-08-24 14:42:35 +0100526
Marc Bonnicic66fc1b2021-12-16 18:31:02 +0000527ifeq (${SPMC_AT_EL3}, 1)
528PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_el3_spmc.c
529endif
Wing Li05364b92023-01-26 18:33:43 -0800530
531PSCI_OS_INIT_MODE := 1
Manish Pandey03d87492023-04-24 10:46:21 +0100532
Manish Pandeyc25ab022023-04-24 14:58:55 +0100533ifeq (${SPD},spmd)
534BL31_SOURCES += plat/arm/board/fvp/fvp_spmd.c
535endif
536
537# Test specific macros, keep them at bottom of this file
Manish Pandey03d87492023-04-24 10:46:21 +0100538$(eval $(call add_define,PLATFORM_TEST_EA_FFH))
539ifeq (${PLATFORM_TEST_EA_FFH}, 1)
Manish Pandeyf90a73c2023-10-10 15:42:19 +0100540 ifeq (${FFH_SUPPORT}, 0)
541 $(error "PLATFORM_TEST_EA_FFH expects FFH_SUPPORT to be 1")
Manish Pandey03d87492023-04-24 10:46:21 +0100542 endif
Manish Pandeyf90a73c2023-10-10 15:42:19 +0100543
Manish Pandey03d87492023-04-24 10:46:21 +0100544endif
Madhukar Pappireddy042043b2023-03-02 16:33:25 -0600545
Manish Pandeyc25ab022023-04-24 14:58:55 +0100546$(eval $(call add_define,PLATFORM_TEST_RAS_FFH))
547ifeq (${PLATFORM_TEST_RAS_FFH}, 1)
Manish Pandeyf90a73c2023-10-10 15:42:19 +0100548 ifeq (${ENABLE_FEAT_RAS}, 0)
549 $(error "PLATFORM_TEST_RAS_FFH expects ENABLE_FEAT_RAS to be 1")
550 endif
551 ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0)
552 $(error "PLATFORM_TEST_RAS_FFH expects HANDLE_EA_EL3_FIRST_NS to be 1")
Manish Pandeyc25ab022023-04-24 14:58:55 +0100553 endif
Madhukar Pappireddy042043b2023-03-02 16:33:25 -0600554endif
Sona Mathewd28f8552023-03-14 17:58:13 -0500555
Madhukar Pappireddye17c82a2024-01-10 14:01:37 -0600556$(eval $(call add_define,PLATFORM_TEST_FFH_LSP_RAS_SP))
557ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP}, 1)
558 ifeq (${PLATFORM_TEST_RAS_FFH}, 1)
559 $(error "PLATFORM_TEST_RAS_FFH is incompatible with PLATFORM_TEST_FFH_LSP_RAS_SP")
560 endif
561 ifeq (${ENABLE_SPMD_LP}, 0)
562 $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_SPMD_LP to be 1")
563 endif
564 ifeq (${ENABLE_FEAT_RAS}, 0)
565 $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_FEAT_RAS to be 1")
566 endif
567 ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0)
568 $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects HANDLE_EA_EL3_FIRST_NS to be 1")
569 endif
570endif
571
Sona Mathewd28f8552023-03-14 17:58:13 -0500572ifeq (${ERRATA_ABI_SUPPORT}, 1)
573include plat/arm/board/fvp/fvp_cpu_errata.mk
574endif
Madhukar Pappireddy3b228e12023-08-24 16:57:22 -0500575
576# Build macro necessary for running SPM tests on FVP platform
577$(eval $(call add_define,PLAT_TEST_SPM))