blob: 0d254fb00fa490932dae5b284513ba7dd684c4f7 [file] [log] [blame]
Ryan Harkin25cff832014-01-13 12:37:03 +00001#
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -06002# Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
Ryan Harkin25cff832014-01-13 12:37:03 +00003#
dp-armfa3cf0b2017-05-03 09:38:09 +01004# SPDX-License-Identifier: BSD-3-Clause
Ryan Harkin25cff832014-01-13 12:37:03 +00005#
6
Chris Kaye9272152021-09-28 15:52:14 +01007include common/fdt_wrappers.mk
8
Soby Mathewb6f3b1f2016-04-07 17:40:04 +01009# Use the GICv3 driver on the FVP by default
10FVP_USE_GIC_DRIVER := FVP_GICV3
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000011
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000012# Default cluster count for FVP
13FVP_CLUSTER_COUNT := 2
14
Jeenu Viswambharan75421132018-01-31 14:52:08 +000015# Default number of CPUs per cluster on FVP
16FVP_MAX_CPUS_PER_CLUSTER := 4
17
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000018# Default number of threads per CPU on FVP
19FVP_MAX_PE_PER_CPU := 1
20
Manish V Badarkheb24c6372021-01-24 03:26:50 +000021# Disable redistributor frame of inactive/fused CPU cores by marking it as read
22# only; enable redistributor frames of all CPU cores by default.
23FVP_GICR_REGION_PROTECTION := 0
24
Soby Mathew5f6412a2018-02-08 11:39:38 +000025FVP_DT_PREFIX := fvp-base-gicv3-psci
26
Achin Gupta1fa7eb62015-11-03 14:18:34 +000027# The FVP platform depends on this macro to build with correct GIC driver.
28$(eval $(call add_define,FVP_USE_GIC_DRIVER))
29
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000030# Pass FVP_CLUSTER_COUNT to the build system.
Soby Mathew47e43f22016-02-01 14:04:34 +000031$(eval $(call add_define,FVP_CLUSTER_COUNT))
Soby Mathew7356b1e2016-03-24 10:12:42 +000032
Jeenu Viswambharan75421132018-01-31 14:52:08 +000033# Pass FVP_MAX_CPUS_PER_CLUSTER to the build system.
34$(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER))
35
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000036# Pass FVP_MAX_PE_PER_CPU to the build system.
37$(eval $(call add_define,FVP_MAX_PE_PER_CPU))
38
Manish V Badarkheb24c6372021-01-24 03:26:50 +000039# Pass FVP_GICR_REGION_PROTECTION to the build system.
40$(eval $(call add_define,FVP_GICR_REGION_PROTECTION))
41
Soby Mathew7356b1e2016-03-24 10:12:42 +000042# Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2,
43# choose the CCI driver , else the CCN driver
44ifeq ($(FVP_CLUSTER_COUNT), 0)
45$(error "Incorrect cluster count specified for FVP port")
46else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2))
47FVP_INTERCONNECT_DRIVER := FVP_CCI
48else
49FVP_INTERCONNECT_DRIVER := FVP_CCN
Soby Mathew47e43f22016-02-01 14:04:34 +000050endif
51
Soby Mathew7356b1e2016-03-24 10:12:42 +000052$(eval $(call add_define,FVP_INTERCONNECT_DRIVER))
53
Alexei Fedorov84f1b5d2020-03-23 18:45:17 +000054# Choose the GIC sources depending upon the how the FVP will be invoked
Andre Przywarae1cc1302020-03-25 15:50:38 +000055ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3)
Alexei Fedorov84f1b5d2020-03-23 18:45:17 +000056
Andre Przywarae1cc1302020-03-25 15:50:38 +000057# The GIC model (GIC-600 or GIC-500) will be detected at runtime
58GICV3_SUPPORT_GIC600 := 1
Alexei Fedorov84f1b5d2020-03-23 18:45:17 +000059GICV3_OVERRIDE_DISTIF_PWR_OPS := 1
60
61# Include GICv3 driver files
62include drivers/arm/gic/v3/gicv3.mk
63
64FVP_GIC_SOURCES := ${GICV3_SOURCES} \
Achin Gupta1fa7eb62015-11-03 14:18:34 +000065 plat/common/plat_gicv3.c \
66 plat/arm/common/arm_gicv3.c
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +000067
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -060068 ifeq ($(filter 1,${RESET_TO_BL2} \
69 ${RESET_TO_BL31} ${RESET_TO_SP_MIN}),)
laurenw-armdc5e9a22020-05-12 10:58:11 -050070 FVP_GIC_SOURCES += plat/arm/board/fvp/fvp_gicv3.c
71 endif
72
Achin Gupta1fa7eb62015-11-03 14:18:34 +000073else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2)
Alexei Fedorovfc4f80e2020-04-07 11:48:00 +010074
75# No GICv4 extension
76GIC_ENABLE_V4_EXTN := 0
77$(eval $(call add_define,GIC_ENABLE_V4_EXTN))
78
Alexei Fedorovcaa18022020-07-14 10:47:25 +010079# Include GICv2 driver files
80include drivers/arm/gic/v2/gicv2.mk
Alexei Fedorovfc4f80e2020-04-07 11:48:00 +010081
Alexei Fedorovcaa18022020-07-14 10:47:25 +010082FVP_GIC_SOURCES := ${GICV2_SOURCES} \
Achin Gupta1fa7eb62015-11-03 14:18:34 +000083 plat/common/plat_gicv2.c \
84 plat/arm/common/arm_gicv2.c
Soby Mathew5f6412a2018-02-08 11:39:38 +000085
86FVP_DT_PREFIX := fvp-base-gicv2-psci
Achin Gupta1fa7eb62015-11-03 14:18:34 +000087else
88$(error "Incorrect GIC driver chosen on FVP port")
89endif
90
Soby Mathew7356b1e2016-03-24 10:12:42 +000091ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI)
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +010092FVP_INTERCONNECT_SOURCES := drivers/arm/cci/cci.c
Soby Mathew7356b1e2016-03-24 10:12:42 +000093else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN)
94FVP_INTERCONNECT_SOURCES := drivers/arm/ccn/ccn.c \
95 plat/arm/common/arm_ccn.c
96else
97$(error "Incorrect CCN driver chosen on FVP port")
98endif
Vikram Kanigirifbb13012016-02-15 11:54:14 +000099
Soby Mathew9c708b52016-02-26 14:23:19 +0000100FVP_SECURITY_SOURCES := drivers/arm/tzc/tzc400.c \
Vikram Kanigiri70752bb2016-02-10 14:50:53 +0000101 plat/arm/board/fvp/fvp_security.c \
102 plat/arm/common/arm_tzc400.c
103
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000104
Manish V Badarkhe7ac59582023-03-24 08:22:33 +0000105PLAT_INCLUDES := -Iplat/arm/board/fvp/include \
106 -Iinclude/lib/psa
Sandrine Bailleuxe701e302014-05-20 17:28:25 +0100107
Ryan Harkin25cff832014-01-13 12:37:03 +0000108
Soby Mathewcc037c12016-04-08 16:42:58 +0100109PLAT_BL_COMMON_SOURCES := plat/arm/board/fvp/fvp_common.c
Ryan Harkin25cff832014-01-13 12:37:03 +0000110
Soby Mathew0d268dc2016-07-11 14:13:56 +0100111FVP_CPU_LIBS := lib/cpus/${ARCH}/aem_generic.S
112
113ifeq (${ARCH}, aarch64)
John Tsichritzisfe6df392019-03-19 17:20:52 +0000114
John Tsichritzis7557c662019-06-03 13:54:30 +0100115# select a different set of CPU files, depending on whether we compile for
116# hardware assisted coherency cores or not
John Tsichritzisfe6df392019-03-19 17:20:52 +0000117ifeq (${HW_ASSISTED_COHERENCY}, 0)
John Tsichritzisc0c104a2019-08-13 10:11:41 +0100118# Cores used without DSU
John Tsichritzisfe6df392019-03-19 17:20:52 +0000119 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a35.S \
Soby Mathewc704cbc2014-08-14 11:33:56 +0100120 lib/cpus/aarch64/cortex_a53.S \
121 lib/cpus/aarch64/cortex_a57.S \
Yatharth Kochar63af6872016-02-09 12:00:03 +0000122 lib/cpus/aarch64/cortex_a72.S \
John Tsichritzisfe6df392019-03-19 17:20:52 +0000123 lib/cpus/aarch64/cortex_a73.S
124else
John Tsichritzisc0c104a2019-08-13 10:11:41 +0100125# Cores used with DSU only
John Tsichritzis7557c662019-06-03 13:54:30 +0100126 ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0)
John Tsichritzisc0c104a2019-08-13 10:11:41 +0100127 # AArch64-only cores
John Tsichritzis7557c662019-06-03 13:54:30 +0100128 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a76.S \
129 lib/cpus/aarch64/cortex_a76ae.S \
Balint Dobszaycc942642019-07-03 13:02:56 +0200130 lib/cpus/aarch64/cortex_a77.S \
Jimmy Brisson7ec175e2020-06-01 16:49:34 -0500131 lib/cpus/aarch64/cortex_a78.S \
Javier Almansa Sobrino9faad3c2020-10-23 13:22:07 +0100132 lib/cpus/aarch64/neoverse_n_common.S \
John Tsichritzis7557c662019-06-03 13:54:30 +0100133 lib/cpus/aarch64/neoverse_n1.S \
Javier Almansa Sobrino9faad3c2020-10-23 13:22:07 +0100134 lib/cpus/aarch64/neoverse_n2.S \
John Tsichritzis7557c662019-06-03 13:54:30 +0100135 lib/cpus/aarch64/neoverse_e1.S \
Jimmy Brisson958a0b12020-09-30 15:28:03 -0500136 lib/cpus/aarch64/neoverse_v1.S \
Joel Goddarda1c50ab2022-09-21 21:52:28 +0530137 lib/cpus/aarch64/neoverse_v2.S \
Jimmy Brisson7cc90c42020-09-30 15:34:51 -0500138 lib/cpus/aarch64/cortex_a78_ae.S \
johpow01a3810e82021-05-18 15:23:31 -0500139 lib/cpus/aarch64/cortex_a510.S \
Rupinderjit Singh7e465552022-08-23 11:55:27 +0100140 lib/cpus/aarch64/cortex_a710.S \
141 lib/cpus/aarch64/cortex_a715.S \
142 lib/cpus/aarch64/cortex_x3.S \
Imre Kis584410e2019-07-22 14:36:30 +0200143 lib/cpus/aarch64/cortex_a65.S \
Bipin Ravi4da1b0b2021-03-16 15:20:58 -0500144 lib/cpus/aarch64/cortex_a65ae.S \
johpow01449d5d72021-08-19 16:12:50 -0500145 lib/cpus/aarch64/cortex_a78c.S \
johpow01e39543a2021-08-19 16:51:26 -0500146 lib/cpus/aarch64/cortex_hayes.S \
johpow0115f10bd2021-12-01 17:40:39 -0600147 lib/cpus/aarch64/cortex_hunter.S \
Harrison Mutai2205f9a2022-10-03 12:48:35 +0100148 lib/cpus/aarch64/cortex_hunter_elp_arm.S \
Jayanth Dodderi Chidanand37de9162021-12-07 17:20:10 +0000149 lib/cpus/aarch64/cortex_x2.S \
150 lib/cpus/aarch64/neoverse_poseidon.S
John Tsichritzis7557c662019-06-03 13:54:30 +0100151 endif
John Tsichritzisc0c104a2019-08-13 10:11:41 +0100152 # AArch64/AArch32 cores
153 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a55.S \
154 lib/cpus/aarch64/cortex_a75.S
John Tsichritzisfe6df392019-03-19 17:20:52 +0000155endif
John Tsichritzis6deaf9c2018-10-08 17:09:43 +0100156
Yatharth Kochara4c219a2016-07-12 15:47:03 +0100157else
Boyan Karatotevf3581342023-01-27 10:58:42 +0000158FVP_CPU_LIBS += lib/cpus/aarch32/cortex_a32.S \
159 lib/cpus/aarch32/cortex_a57.S
Soby Mathew0d268dc2016-07-11 14:13:56 +0100160endif
Sandrine Bailleuxdd505792016-01-13 09:04:26 +0000161
Alexei Fedorov896799a2019-05-09 12:14:40 +0100162BL1_SOURCES += drivers/arm/smmu/smmu_v3.c \
163 drivers/arm/sp805/sp805.c \
Alexei Fedorov7131d832019-08-16 14:15:59 +0100164 drivers/delay_timer/delay_timer.c \
Aditya Angadi20b48412019-04-16 11:29:14 +0530165 drivers/io/io_semihosting.c \
Dan Handley2b6b5742015-03-19 19:17:53 +0000166 lib/semihosting/semihosting.c \
Yatharth Kochar88ac53b2016-07-04 11:03:49 +0100167 lib/semihosting/${ARCH}/semihosting_call.S \
168 plat/arm/board/fvp/${ARCH}/fvp_helpers.S \
Dan Handleyd617f662015-04-27 19:17:18 +0100169 plat/arm/board/fvp/fvp_bl1_setup.c \
Ambroise Vincentfa42c9e2019-07-04 14:58:45 +0100170 plat/arm/board/fvp/fvp_err.c \
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000171 plat/arm/board/fvp/fvp_io_storage.c \
172 ${FVP_CPU_LIBS} \
173 ${FVP_INTERCONNECT_SOURCES}
174
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500175ifeq (${USE_SP804_TIMER},1)
Alexei Fedorov7131d832019-08-16 14:15:59 +0100176BL1_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
177else
178BL1_SOURCES += drivers/delay_timer/generic_delay_timer.c
179endif
180
Ryan Harkin25cff832014-01-13 12:37:03 +0000181
Ambroise Vincentfa42c9e2019-07-04 14:58:45 +0100182BL2_SOURCES += drivers/arm/sp805/sp805.c \
183 drivers/io/io_semihosting.c \
Roberto Vargasb96ee4b2018-08-06 13:35:31 +0100184 lib/utils/mem_region.c \
Dan Handley2b6b5742015-03-19 19:17:53 +0000185 lib/semihosting/semihosting.c \
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100186 lib/semihosting/${ARCH}/semihosting_call.S \
Dan Handleyd617f662015-04-27 19:17:18 +0100187 plat/arm/board/fvp/fvp_bl2_setup.c \
Ambroise Vincentfa42c9e2019-07-04 14:58:45 +0100188 plat/arm/board/fvp/fvp_err.c \
Dan Handleyd617f662015-04-27 19:17:18 +0100189 plat/arm/board/fvp/fvp_io_storage.c \
Roberto Vargasb96ee4b2018-08-06 13:35:31 +0100190 plat/arm/common/arm_nor_psci_mem_protect.c \
Vikram Kanigiri70752bb2016-02-10 14:50:53 +0000191 ${FVP_SECURITY_SOURCES}
Ryan Harkin25cff832014-01-13 12:37:03 +0000192
Roberto Vargasb96ee4b2018-08-06 13:35:31 +0100193
Manish V Badarkhe09a192c2020-08-23 09:58:44 +0100194ifeq (${COT_DESC_IN_DTB},1)
195BL2_SOURCES += plat/arm/common/fconf/fconf_nv_cntr_getter.c
196endif
Roberto Vargasb96ee4b2018-08-06 13:35:31 +0100197
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500198ifeq (${ENABLE_RME},1)
199BL2_SOURCES += plat/arm/board/fvp/aarch64/fvp_helpers.S
Manish V Badarkhe37f9ac22023-03-12 21:34:44 +0000200
Soby Mathewf05d93a2022-03-22 16:21:19 +0000201BL31_SOURCES += plat/arm/board/fvp/fvp_plat_attest_token.c \
202 plat/arm/board/fvp/fvp_realm_attest_key.c
Manish V Badarkhe37f9ac22023-03-12 21:34:44 +0000203
204# FVP platform does not support RSS, but it can leverage RSS APIs to
205# provide hardcoded token/key on request.
206BL31_SOURCES += lib/psa/delegated_attestation.c
207
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500208endif
209
Andre Przywarabdc76f12022-11-21 17:07:25 +0000210ifeq (${ENABLE_FEAT_RNG_TRAP},1)
211BL31_SOURCES += plat/arm/board/fvp/fvp_sync_traps.c
212endif
213
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600214ifeq (${RESET_TO_BL2},1)
Roberto Vargas52207802017-11-17 13:22:18 +0000215BL2_SOURCES += plat/arm/board/fvp/${ARCH}/fvp_helpers.S \
216 plat/arm/board/fvp/fvp_bl2_el3_setup.c \
217 ${FVP_CPU_LIBS} \
218 ${FVP_INTERCONNECT_SOURCES}
219endif
220
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500221ifeq (${USE_SP804_TIMER},1)
Antonio Nino Diaz664adb62016-05-17 09:48:10 +0100222BL2_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
Antonio Nino Diaz664adb62016-05-17 09:48:10 +0100223endif
224
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100225BL2U_SOURCES += plat/arm/board/fvp/fvp_bl2u_setup.c \
Vikram Kanigiri70752bb2016-02-10 14:50:53 +0000226 ${FVP_SECURITY_SOURCES}
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100227
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500228ifeq (${USE_SP804_TIMER},1)
Alexei Fedorov7131d832019-08-16 14:15:59 +0100229BL2U_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
230endif
231
Antonio Nino Diazf13d09a2019-01-23 21:50:09 +0000232BL31_SOURCES += drivers/arm/fvp/fvp_pwrc.c \
233 drivers/arm/smmu/smmu_v3.c \
Alexei Fedorov7131d832019-08-16 14:15:59 +0100234 drivers/delay_timer/delay_timer.c \
Antonio Nino Diazd7da2f82018-10-10 11:14:44 +0100235 drivers/cfi/v2m/v2m_flash.c \
Roberto Vargasb96ee4b2018-08-06 13:35:31 +0100236 lib/utils/mem_region.c \
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100237 plat/arm/board/fvp/fvp_bl31_setup.c \
Madhukar Pappireddyd0cf0a92020-04-16 17:54:25 -0500238 plat/arm/board/fvp/fvp_console.c \
Dan Handleyd617f662015-04-27 19:17:18 +0100239 plat/arm/board/fvp/fvp_pm.c \
Dan Handleyd617f662015-04-27 19:17:18 +0100240 plat/arm/board/fvp/fvp_topology.c \
241 plat/arm/board/fvp/aarch64/fvp_helpers.S \
Roberto Vargasb96ee4b2018-08-06 13:35:31 +0100242 plat/arm/common/arm_nor_psci_mem_protect.c \
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000243 ${FVP_CPU_LIBS} \
Vikram Kanigiri70752bb2016-02-10 14:50:53 +0000244 ${FVP_GIC_SOURCES} \
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000245 ${FVP_INTERCONNECT_SOURCES} \
Vikram Kanigiri70752bb2016-02-10 14:50:53 +0000246 ${FVP_SECURITY_SOURCES}
Juan Castillo5e29c752015-01-07 10:39:25 +0000247
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600248# Support for fconf in BL31
249# Added separately from the above list for better readability
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600250ifeq ($(filter 1,${RESET_TO_BL2} ${RESET_TO_BL31}),)
Chris Kaye9272152021-09-28 15:52:14 +0100251BL31_SOURCES += lib/fconf/fconf.c \
Manish V Badarkhe8717e032020-05-30 17:40:44 +0100252 lib/fconf/fconf_dyn_cfg_getter.c \
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600253 plat/arm/board/fvp/fconf/fconf_hw_config_getter.c
Madhukar Pappireddy02cc3ff2020-06-02 09:26:30 -0500254
Chris Kaye9272152021-09-28 15:52:14 +0100255BL31_SOURCES += ${FDT_WRAPPERS_SOURCES}
256
Madhukar Pappireddy02cc3ff2020-06-02 09:26:30 -0500257ifeq (${SEC_INT_DESC_IN_FCONF},1)
258BL31_SOURCES += plat/arm/common/fconf/fconf_sec_intr_config.c
259endif
260
Madhukar Pappireddyaa1121f2020-03-13 13:00:17 -0500261endif
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600262
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500263ifeq (${USE_SP804_TIMER},1)
Alexei Fedorov7131d832019-08-16 14:15:59 +0100264BL31_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
265else
266BL31_SOURCES += drivers/delay_timer/generic_delay_timer.c
267endif
268
Soby Mathewa684e582018-02-27 11:17:14 +0000269# Add the FDT_SOURCES and options for Dynamic Config (only for Unix env)
270ifdef UNIX_MK
Soby Mathew5f6412a2018-02-08 11:39:38 +0000271FVP_HW_CONFIG_DTS := fdts/${FVP_DT_PREFIX}.dts
Soby Mathewb6814842018-04-04 09:40:32 +0100272FDT_SOURCES += $(addprefix plat/arm/board/fvp/fdts/, \
Louis Mayencourt6d2b5732019-12-17 13:17:25 +0000273 ${PLAT}_fw_config.dts \
Manish V Badarkhe64616a52020-05-31 08:53:40 +0100274 ${PLAT}_tb_fw_config.dts \
Soby Mathewb6814842018-04-04 09:40:32 +0100275 ${PLAT}_soc_fw_config.dts \
276 ${PLAT}_nt_fw_config.dts \
277 )
278
Manish V Badarkhe64616a52020-05-31 08:53:40 +0100279FVP_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb
280FVP_TB_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb
Soby Mathewb6814842018-04-04 09:40:32 +0100281FVP_SOC_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb
282FVP_NT_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb
283
284ifeq (${SPD},tspd)
285FDT_SOURCES += plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts
286FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb
287
288# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3f694742020-08-23 19:32:48 +0100289$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
Soby Mathewb6814842018-04-04 09:40:32 +0100290endif
Soby Mathew5f6412a2018-02-08 11:39:38 +0000291
Achin Guptada6ef0e2019-10-11 14:54:48 +0100292ifeq (${SPD},spmd)
Olivier Deprezbcaa0682020-04-01 21:28:26 +0200293
294ifeq ($(ARM_SPMC_MANIFEST_DTS),)
295ARM_SPMC_MANIFEST_DTS := plat/arm/board/fvp/fdts/${PLAT}_spmc_manifest.dts
296endif
297
298FDT_SOURCES += ${ARM_SPMC_MANIFEST_DTS}
299FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/$(notdir $(basename ${ARM_SPMC_MANIFEST_DTS})).dtb
Achin Guptada6ef0e2019-10-11 14:54:48 +0100300
301# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3f694742020-08-23 19:32:48 +0100302$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
Achin Guptada6ef0e2019-10-11 14:54:48 +0100303endif
304
Manish V Badarkhe64616a52020-05-31 08:53:40 +0100305# Add the FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3f694742020-08-23 19:32:48 +0100306$(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config,${FVP_FW_CONFIG}))
Soby Mathew5f6412a2018-02-08 11:39:38 +0000307# Add the TB_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3f694742020-08-23 19:32:48 +0100308$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config,${FVP_TB_FW_CONFIG}))
Soby Mathewb6814842018-04-04 09:40:32 +0100309# Add the SOC_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3f694742020-08-23 19:32:48 +0100310$(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config,${FVP_SOC_FW_CONFIG}))
Soby Mathewb6814842018-04-04 09:40:32 +0100311# Add the NT_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3f694742020-08-23 19:32:48 +0100312$(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config,${FVP_NT_FW_CONFIG}))
Soby Mathew5f6412a2018-02-08 11:39:38 +0000313
314FDT_SOURCES += ${FVP_HW_CONFIG_DTS}
315$(eval FVP_HW_CONFIG := ${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS)))
316
317# Add the HW_CONFIG to FIP and specify the same to certtool
Anders Dellien3f694742020-08-23 19:32:48 +0100318$(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config,${FVP_HW_CONFIG}))
Soby Mathewa684e582018-02-27 11:17:14 +0000319endif
Soby Mathew5f6412a2018-02-08 11:39:38 +0000320
Dimitris Papastamos12241b92017-11-14 13:27:41 +0000321# Enable Activity Monitor Unit extensions by default
Andre Przywara0b7f1b02023-03-21 13:53:19 +0000322ENABLE_FEAT_AMU := 2
Dimitris Papastamos12241b92017-11-14 13:27:41 +0000323
Dimitris Papastamos756b8dc2018-05-31 14:10:06 +0100324# Enable dynamic mitigation support by default
325DYNAMIC_WORKAROUND_CVE_2018_3639 := 1
326
Andre Przywara0b7f1b02023-03-21 13:53:19 +0000327ifneq (${ENABLE_FEAT_AMU},0)
John Tsichritzisfe6df392019-03-19 17:20:52 +0000328BL31_SOURCES += lib/cpus/aarch64/cpuamu.c \
Dimitris Papastamos0b00f8a2018-02-14 10:00:06 +0000329 lib/cpus/aarch64/cpuamu_helpers.S
John Tsichritzisfe6df392019-03-19 17:20:52 +0000330
331ifeq (${HW_ASSISTED_COHERENCY}, 1)
332BL31_SOURCES += lib/cpus/aarch64/cortex_a75_pubsub.c \
333 lib/cpus/aarch64/neoverse_n1_pubsub.c
334endif
Dimitris Papastamosd7e2e9e2017-12-11 11:45:35 +0000335endif
336
Jeenu Viswambharana490fe02018-06-08 08:44:36 +0100337ifeq (${RAS_EXTENSION},1)
338BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ras.c
339endif
340
Douglas Raillard306593d2017-02-24 18:14:15 +0000341ifneq (${ENABLE_STACK_PROTECTOR},0)
342PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_stack_protector.c
343endif
344
dp-armcdd03cb2017-02-15 11:07:55 +0000345ifeq (${ARCH},aarch32)
346 NEED_BL32 := yes
347endif
348
Antonio Nino Diaz4e6408c2019-01-23 16:23:07 +0000349# Enable the dynamic translation tables library.
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600350ifeq ($(filter 1,${RESET_TO_BL2} ${ARM_XLAT_TABLES_LIB_V1}),)
Manish V Badarkhe86854e72022-03-15 16:05:58 +0000351 ifeq (${ARCH},aarch32)
Masahiro Yamada1adc5f52020-04-01 14:28:24 +0900352 BL32_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Manish V Badarkhe86854e72022-03-15 16:05:58 +0000353 else # AArch64
Masahiro Yamada1adc5f52020-04-01 14:28:24 +0900354 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Antonio Nino Diaz60ef6752019-02-12 13:32:03 +0000355 endif
Antonio Nino Diaz4e6408c2019-01-23 16:23:07 +0000356endif
357
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000358ifeq (${ALLOW_RO_XLAT_TABLES}, 1)
359 ifeq (${ARCH},aarch32)
Masahiro Yamada1adc5f52020-04-01 14:28:24 +0900360 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000361 else # AArch64
Masahiro Yamada1adc5f52020-04-01 14:28:24 +0900362 BL31_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000363 ifeq (${SPD},tspd)
Masahiro Yamada1adc5f52020-04-01 14:28:24 +0900364 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000365 endif
366 endif
367endif
368
Ambroise Vincent9660dc12019-07-12 13:47:03 +0100369ifeq (${USE_DEBUGFS},1)
Masahiro Yamada1adc5f52020-04-01 14:28:24 +0900370 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Ambroise Vincent9660dc12019-07-12 13:47:03 +0100371endif
372
Soby Mathew3b5156e2017-10-05 12:27:33 +0100373# Add support for platform supplied linker script for BL31 build
374$(eval $(call add_define,PLAT_EXTRA_LD_SCRIPT))
375
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600376ifneq (${RESET_TO_BL2}, 0)
Roberto Vargas9f412482018-01-16 10:35:23 +0000377 override BL1_SOURCES =
378endif
379
Manish V Badarkhe37f9ac22023-03-12 21:34:44 +0000380# RSS is not supported on FVP right now. Thus, we use the mocked version
381# of the provided PSA APIs. They return with success and hard-coded token/key.
382PLAT_RSS_NOT_SUPPORTED := 1
383
Tamas Banb0f83252022-02-11 09:49:36 +0100384# Include Measured Boot makefile before any Crypto library makefile.
385# Crypto library makefile may need default definitions of Measured Boot build
386# flags present in Measured Boot makefile.
387ifeq (${MEASURED_BOOT},1)
388 RSS_MEASURED_BOOT_MK := drivers/measured_boot/rss/rss_measured_boot.mk
389 $(info Including ${RSS_MEASURED_BOOT_MK})
390 include ${RSS_MEASURED_BOOT_MK}
391
laurenw-arm7834aa02022-05-31 16:39:09 -0500392 ifneq (${MBOOT_RSS_HASH_ALG}, sha256)
393 $(eval $(call add_define,TF_MBEDTLS_MBOOT_USE_SHA512))
394 endif
395
Tamas Banb0f83252022-02-11 09:49:36 +0100396 BL1_SOURCES += ${MEASURED_BOOT_SOURCES}
397 BL2_SOURCES += ${MEASURED_BOOT_SOURCES}
398endif
399
Juan Castillo31a68f02015-04-14 12:49:03 +0100400include plat/arm/board/common/board_common.mk
Dan Handley2b6b5742015-03-19 19:17:53 +0000401include plat/arm/common/arm_common.mk
Soby Mathew45e39e22018-03-26 15:16:46 +0100402
Alexei Fedorov61369a22020-07-13 14:59:02 +0100403ifeq (${MEASURED_BOOT},1)
Manish V Badarkhea74d9632021-09-14 23:12:42 +0100404BL1_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \
Tamas Banb0f83252022-02-11 09:49:36 +0100405 plat/arm/board/fvp/fvp_bl1_measured_boot.c \
406 lib/psa/measured_boot.c
407
Manish V Badarkhea74d9632021-09-14 23:12:42 +0100408BL2_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \
Tamas Banb0f83252022-02-11 09:49:36 +0100409 plat/arm/board/fvp/fvp_bl2_measured_boot.c \
410 lib/psa/measured_boot.c
411
Sandrine Bailleuxe9e37cb2022-08-31 14:05:38 +0200412# Even though RSS is not supported on FVP (see above), we support overriding
413# PLAT_RSS_NOT_SUPPORTED from the command line, just for the purpose of building
414# the code to detect any build regressions. The resulting firmware will not be
415# functional.
416ifneq (${PLAT_RSS_NOT_SUPPORTED},1)
417 $(warning "RSS is not supported on FVP. The firmware will not be functional.")
418 include drivers/arm/rss/rss_comms.mk
419 BL1_SOURCES += ${RSS_COMMS_SOURCES}
420 BL2_SOURCES += ${RSS_COMMS_SOURCES}
Manish V Badarkhe37f9ac22023-03-12 21:34:44 +0000421 BL31_SOURCES += ${RSS_COMMS_SOURCES}
Sandrine Bailleuxe9e37cb2022-08-31 14:05:38 +0200422
Tamas Ban9cc87142022-10-05 11:56:04 +0200423 BL1_CFLAGS += -DPLAT_RSS_COMMS_PAYLOAD_MAX_SIZE=0
424 BL2_CFLAGS += -DPLAT_RSS_COMMS_PAYLOAD_MAX_SIZE=0
Sandrine Bailleuxb204fe92022-10-12 14:46:56 +0200425 BL31_CFLAGS += -DPLAT_RSS_COMMS_PAYLOAD_MAX_SIZE=0
Sandrine Bailleuxe9e37cb2022-08-31 14:05:38 +0200426endif
427
Alexei Fedorov61369a22020-07-13 14:59:02 +0100428endif
429
Lucian Paul-Trifu5ee4f4e2022-06-22 18:45:30 +0100430ifeq (${DRTM_SUPPORT}, 1)
Manish V Badarkhefcfe4312022-07-12 21:48:04 +0100431BL31_SOURCES += plat/arm/board/fvp/fvp_drtm_addr.c \
432 plat/arm/board/fvp/fvp_drtm_dma_prot.c \
433 plat/arm/board/fvp/fvp_drtm_err.c \
johpow01baa3e6c2022-03-11 17:50:58 -0600434 plat/arm/board/fvp/fvp_drtm_measurement.c \
435 plat/arm/board/fvp/fvp_drtm_stub.c \
Manish V Badarkhefcfe4312022-07-12 21:48:04 +0100436 plat/arm/common/arm_dyn_cfg.c \
437 plat/arm/board/fvp/fvp_err.c
Lucian Paul-Trifu5ee4f4e2022-06-22 18:45:30 +0100438endif
439
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000440ifeq (${TRUSTED_BOARD_BOOT}, 1)
441BL1_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c
442BL2_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c
443
Soby Mathew45e39e22018-03-26 15:16:46 +0100444# FVP being a development platform, enable capability to disable Authentication
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100445# dynamically if TRUSTED_BOARD_BOOT is set.
Max Shvetsov06dba292019-12-06 11:50:12 +0000446DYN_DISABLE_AUTH := 1
Soby Mathew45e39e22018-03-26 15:16:46 +0100447endif
Manish V Badarkhe2d49ef32021-08-24 14:42:35 +0100448
449# enable trace buffer control registers access to NS by default
Andre Przywara191eff62022-11-17 16:42:09 +0000450ENABLE_TRBE_FOR_NS := 2
Manish V Badarkhe2d49ef32021-08-24 14:42:35 +0100451
johpow0181865962022-01-28 17:06:20 -0600452# enable branch record buffer control registers access in NS by default
453# only enable for aarch64
454# do not enable when ENABLE_RME=1
455ifeq (${ARCH}, aarch64)
456ifeq (${ENABLE_RME},0)
Andre Przywarac97c5512022-11-17 16:42:09 +0000457 ENABLE_BRBE_FOR_NS := 2
johpow0181865962022-01-28 17:06:20 -0600458endif
459endif
460
Manish V Badarkhe2d49ef32021-08-24 14:42:35 +0100461# enable trace system registers access to NS by default
Andre Przywara44e33e02022-11-17 16:42:09 +0000462ENABLE_SYS_REG_TRACE_FOR_NS := 2
Manish V Badarkhe2d49ef32021-08-24 14:42:35 +0100463
464# enable trace filter control registers access to NS by default
Andre Przywara06ea44e2022-11-17 17:30:43 +0000465ENABLE_TRF_FOR_NS := 2
Marc Bonnicic66fc1b2021-12-16 18:31:02 +0000466
Andre Przywaraca23fa22022-11-10 14:42:07 +0000467# Linux relies on EL3 enablement if those features are present
468ENABLE_FEAT_FGT := 2
Andre Przywara625a0592022-11-10 14:42:07 +0000469ENABLE_FEAT_HCX := 2
Mark Brownc37eee72023-03-14 20:13:03 +0000470ENABLE_FEAT_TCR2 := 2
Andre Przywaraca23fa22022-11-10 14:42:07 +0000471
Andre Przywaraedc449d2023-01-27 14:09:20 +0000472CTX_INCLUDE_NEVE_REGS := 2
Andre Przywara902c9022022-11-17 17:30:43 +0000473ENABLE_FEAT_CSV2_2 := 2
Andre Przywarac3464182022-11-17 17:30:43 +0000474ENABLE_FEAT_ECV := 2
Andre Przywara97272942023-01-26 15:27:38 +0000475ENABLE_FEAT_PAN := 2
Andre Przywara6dd2d062023-02-22 16:53:50 +0000476ENABLE_FEAT_SEL2 := 2
Andre Przywara0cf77402023-01-27 12:25:49 +0000477ENABLE_FEAT_TWED := 2
Andre Przywara98908b32022-11-17 16:42:09 +0000478ENABLE_FEAT_VHE := 2
Andre Przywara84b86532022-11-17 16:42:09 +0000479ENABLE_MPAM_FOR_LOWER_ELS := 2
480
Marc Bonnicic66fc1b2021-12-16 18:31:02 +0000481ifeq (${SPMC_AT_EL3}, 1)
482PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_el3_spmc.c
483endif