Hadi Asyrafi | ab1132f | 2019-10-22 10:31:45 +0800 | [diff] [blame] | 1 | /* |
Sieu Mun Tang | 9f22cbf | 2022-03-02 11:04:09 +0800 | [diff] [blame] | 2 | * Copyright (c) 2019-2022, Intel Corporation. All rights reserved. |
Hadi Asyrafi | ab1132f | 2019-10-22 10:31:45 +0800 | [diff] [blame] | 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | */ |
| 6 | |
| 7 | #ifndef SOCFPGA_SIP_SVC_H |
| 8 | #define SOCFPGA_SIP_SVC_H |
| 9 | |
| 10 | |
| 11 | /* SiP status response */ |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 12 | #define INTEL_SIP_SMC_STATUS_OK 0 |
| 13 | #define INTEL_SIP_SMC_STATUS_BUSY 0x1 |
| 14 | #define INTEL_SIP_SMC_STATUS_REJECTED 0x2 |
| 15 | #define INTEL_SIP_SMC_STATUS_NO_RESPONSE 0x3 |
| 16 | #define INTEL_SIP_SMC_STATUS_ERROR 0x4 |
| 17 | #define INTEL_SIP_SMC_RSU_ERROR 0x7 |
Abdul Halim, Muhammad Hadi Asyrafi | 25f623e | 2020-02-27 10:23:48 +0800 | [diff] [blame] | 18 | |
Sieu Mun Tang | 9f22cbf | 2022-03-02 11:04:09 +0800 | [diff] [blame] | 19 | /* SiP mailbox error code */ |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 20 | #define GENERIC_RESPONSE_ERROR 0x3FF |
Hadi Asyrafi | ab1132f | 2019-10-22 10:31:45 +0800 | [diff] [blame] | 21 | |
Sieu Mun Tang | 044ed48 | 2022-05-11 10:45:19 +0800 | [diff] [blame] | 22 | /* SiP V2 command code range */ |
| 23 | #define INTEL_SIP_SMC_CMD_MASK 0xFFFF |
| 24 | #define INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN 0x400 |
| 25 | #define INTEL_SIP_SMC_CMD_V2_RANGE_END 0x4FF |
| 26 | |
Sieu Mun Tang | 5d187c0 | 2022-05-10 23:26:57 +0800 | [diff] [blame] | 27 | /* SiP V2 protocol header */ |
| 28 | #define INTEL_SIP_SMC_HEADER_JOB_ID_MASK 0xF |
| 29 | #define INTEL_SIP_SMC_HEADER_JOB_ID_OFFSET 0U |
| 30 | #define INTEL_SIP_SMC_HEADER_CID_MASK 0xF |
| 31 | #define INTEL_SIP_SMC_HEADER_CID_OFFSET 4U |
| 32 | #define INTEL_SIP_SMC_HEADER_VERSION_MASK 0xF |
| 33 | #define INTEL_SIP_SMC_HEADER_VERSION_OFFSET 60U |
| 34 | |
Sieu Mun Tang | 044ed48 | 2022-05-11 10:45:19 +0800 | [diff] [blame] | 35 | /* SMC SiP service function identifier for version 1 */ |
Abdul Halim, Muhammad Hadi Asyrafi | ec164b6 | 2020-05-14 14:53:29 +0800 | [diff] [blame] | 36 | |
| 37 | /* FPGA Reconfig */ |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 38 | #define INTEL_SIP_SMC_FPGA_CONFIG_START 0xC2000001 |
| 39 | #define INTEL_SIP_SMC_FPGA_CONFIG_WRITE 0x42000002 |
| 40 | #define INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE 0xC2000003 |
| 41 | #define INTEL_SIP_SMC_FPGA_CONFIG_ISDONE 0xC2000004 |
| 42 | #define INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM 0xC2000005 |
Abdul Halim, Muhammad Hadi Asyrafi | ec164b6 | 2020-05-14 14:53:29 +0800 | [diff] [blame] | 43 | |
Sieu Mun Tang | 5406498 | 2022-04-28 22:40:58 +0800 | [diff] [blame] | 44 | /* FPGA Bitstream Flag */ |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 45 | #define FLAG_PARTIAL_CONFIG BIT(0) |
| 46 | #define FLAG_AUTHENTICATION BIT(1) |
| 47 | #define CONFIG_TEST_FLAG(_flag, _type) (((flag) & FLAG_##_type) \ |
| 48 | == FLAG_##_type) |
Sieu Mun Tang | 5406498 | 2022-04-28 22:40:58 +0800 | [diff] [blame] | 49 | |
Abdul Halim, Muhammad Hadi Asyrafi | ec164b6 | 2020-05-14 14:53:29 +0800 | [diff] [blame] | 50 | /* Secure Register Access */ |
Hadi Asyrafi | ab1132f | 2019-10-22 10:31:45 +0800 | [diff] [blame] | 51 | #define INTEL_SIP_SMC_REG_READ 0xC2000007 |
| 52 | #define INTEL_SIP_SMC_REG_WRITE 0xC2000008 |
| 53 | #define INTEL_SIP_SMC_REG_UPDATE 0xC2000009 |
Abdul Halim, Muhammad Hadi Asyrafi | ec164b6 | 2020-05-14 14:53:29 +0800 | [diff] [blame] | 54 | |
| 55 | /* Remote System Update */ |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 56 | #define INTEL_SIP_SMC_RSU_STATUS 0xC200000B |
| 57 | #define INTEL_SIP_SMC_RSU_UPDATE 0xC200000C |
| 58 | #define INTEL_SIP_SMC_RSU_NOTIFY 0xC200000E |
| 59 | #define INTEL_SIP_SMC_RSU_RETRY_COUNTER 0xC200000F |
| 60 | #define INTEL_SIP_SMC_RSU_DCMF_VERSION 0xC2000010 |
| 61 | #define INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION 0xC2000011 |
| 62 | #define INTEL_SIP_SMC_RSU_MAX_RETRY 0xC2000012 |
| 63 | #define INTEL_SIP_SMC_RSU_COPY_MAX_RETRY 0xC2000013 |
| 64 | #define INTEL_SIP_SMC_RSU_DCMF_STATUS 0xC2000014 |
| 65 | #define INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS 0xC2000015 |
Abdul Halim, Muhammad Hadi Asyrafi | ec164b6 | 2020-05-14 14:53:29 +0800 | [diff] [blame] | 66 | |
Kris Chaplin | e768dfa | 2021-06-25 11:31:52 +0100 | [diff] [blame] | 67 | /* Hardware monitor */ |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 68 | #define INTEL_SIP_SMC_HWMON_READTEMP 0xC2000020 |
| 69 | #define INTEL_SIP_SMC_HWMON_READVOLT 0xC2000021 |
| 70 | #define TEMP_CHANNEL_MAX (1 << 15) |
| 71 | #define VOLT_CHANNEL_MAX (1 << 15) |
Sieu Mun Tang | dbcc2cf | 2022-03-07 12:13:04 +0800 | [diff] [blame] | 72 | |
| 73 | /* ECC */ |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 74 | #define INTEL_SIP_SMC_ECC_DBE 0xC200000D |
Sieu Mun Tang | dbcc2cf | 2022-03-07 12:13:04 +0800 | [diff] [blame] | 75 | |
Sieu Mun Tang | a34b881 | 2022-03-17 03:11:55 +0800 | [diff] [blame] | 76 | /* Generic Command */ |
Sieu Mun Tang | 758a2ad | 2022-05-11 10:23:13 +0800 | [diff] [blame] | 77 | #define INTEL_SIP_SMC_SERVICE_COMPLETED 0xC200001E |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 78 | #define INTEL_SIP_SMC_FIRMWARE_VERSION 0xC200001F |
| 79 | #define INTEL_SIP_SMC_HPS_SET_BRIDGES 0xC2000032 |
| 80 | #define INTEL_SIP_SMC_GET_ROM_PATCH_SHA384 0xC2000040 |
Sieu Mun Tang | a34b881 | 2022-03-17 03:11:55 +0800 | [diff] [blame] | 81 | |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 82 | #define SERVICE_COMPLETED_MODE_ASYNC 0x00004F4E |
Sieu Mun Tang | fd8a8ad | 2022-05-07 00:50:37 +0800 | [diff] [blame] | 83 | |
Sieu Mun Tang | 2b8e005 | 2022-04-27 18:57:29 +0800 | [diff] [blame] | 84 | /* Mailbox Command */ |
Sieu Mun Tang | 758a2ad | 2022-05-11 10:23:13 +0800 | [diff] [blame] | 85 | #define INTEL_SIP_SMC_MBOX_SEND_CMD 0xC200003C |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 86 | #define INTEL_SIP_SMC_GET_USERCODE 0xC200003D |
Abdul Halim, Muhammad Hadi Asyrafi | ec164b6 | 2020-05-14 14:53:29 +0800 | [diff] [blame] | 87 | |
Sieu Mun Tang | 128d2a7 | 2022-05-11 09:49:25 +0800 | [diff] [blame] | 88 | /* FPGA Crypto Services */ |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 89 | #define INTEL_SIP_SMC_FCS_RANDOM_NUMBER 0xC200005A |
| 90 | #define INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT 0x4200008F |
| 91 | #define INTEL_SIP_SMC_FCS_CRYPTION 0x4200005B |
| 92 | #define INTEL_SIP_SMC_FCS_CRYPTION_EXT 0xC2000090 |
Sieu Mun Tang | 59357e8 | 2022-05-10 17:53:32 +0800 | [diff] [blame] | 93 | #define INTEL_SIP_SMC_FCS_SERVICE_REQUEST 0x4200005C |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 94 | #define INTEL_SIP_SMC_FCS_SEND_CERTIFICATE 0x4200005D |
Sieu Mun Tang | 758a2ad | 2022-05-11 10:23:13 +0800 | [diff] [blame] | 95 | #define INTEL_SIP_SMC_FCS_GET_PROVISION_DATA 0x4200005E |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 96 | #define INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH 0xC200005F |
| 97 | #define INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN 0xC2000064 |
| 98 | #define INTEL_SIP_SMC_FCS_CHIP_ID 0xC2000065 |
| 99 | #define INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY 0xC2000066 |
| 100 | #define INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS 0xC2000067 |
| 101 | #define INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT 0xC2000068 |
| 102 | #define INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD 0xC2000069 |
| 103 | #define INTEL_SIP_SMC_FCS_OPEN_CS_SESSION 0xC200006E |
| 104 | #define INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION 0xC200006F |
| 105 | #define INTEL_SIP_SMC_FCS_IMPORT_CS_KEY 0x42000070 |
| 106 | #define INTEL_SIP_SMC_FCS_EXPORT_CS_KEY 0xC2000071 |
| 107 | #define INTEL_SIP_SMC_FCS_REMOVE_CS_KEY 0xC2000072 |
| 108 | #define INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO 0xC2000073 |
| 109 | #define INTEL_SIP_SMC_FCS_AES_CRYPT_INIT 0xC2000074 |
Sieu Mun Tang | 9bea815 | 2022-04-28 16:15:54 +0800 | [diff] [blame] | 110 | #define INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE 0x42000075 |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 111 | #define INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE 0x42000076 |
| 112 | #define INTEL_SIP_SMC_FCS_GET_DIGEST_INIT 0xC2000077 |
Sieu Mun Tang | 527df9f | 2022-04-28 16:28:48 +0800 | [diff] [blame] | 113 | #define INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE 0xC2000078 |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 114 | #define INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE 0xC2000079 |
| 115 | #define INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT 0xC200007A |
Sieu Mun Tang | 527df9f | 2022-04-28 16:28:48 +0800 | [diff] [blame] | 116 | #define INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE 0xC200007B |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 117 | #define INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE 0xC200007C |
Sieu Mun Tang | 8aa05ad | 2022-05-10 17:50:30 +0800 | [diff] [blame] | 118 | #define INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT 0xC200007D |
| 119 | #define INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE 0xC200007F |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 120 | #define INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT 0xC2000080 |
Sieu Mun Tang | e77d37d | 2022-04-28 16:23:20 +0800 | [diff] [blame] | 121 | #define INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE 0xC2000081 |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 122 | #define INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE 0xC2000082 |
Sieu Mun Tang | 59357e8 | 2022-05-10 17:53:32 +0800 | [diff] [blame] | 123 | #define INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT 0xC2000083 |
| 124 | #define INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE 0xC2000085 |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 125 | #define INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT 0xC2000086 |
Sieu Mun Tang | e77d37d | 2022-04-28 16:23:20 +0800 | [diff] [blame] | 126 | #define INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE 0xC2000087 |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 127 | #define INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE 0xC2000088 |
| 128 | #define INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT 0xC2000089 |
| 129 | #define INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE 0xC200008B |
Sieu Mun Tang | 0675c22 | 2022-05-10 17:48:11 +0800 | [diff] [blame] | 130 | #define INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT 0xC200008C |
| 131 | #define INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE 0xC200008E |
Abdul Halim, Muhammad Hadi Asyrafi | ec164b6 | 2020-05-14 14:53:29 +0800 | [diff] [blame] | 132 | |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 133 | #define INTEL_SIP_SMC_FCS_SHA_MODE_MASK 0xF |
| 134 | #define INTEL_SIP_SMC_FCS_DIGEST_SIZE_MASK 0xF |
| 135 | #define INTEL_SIP_SMC_FCS_DIGEST_SIZE_OFFSET 4U |
| 136 | #define INTEL_SIP_SMC_FCS_ECC_ALGO_MASK 0xF |
| 137 | |
Sieu Mun Tang | dbcc2cf | 2022-03-07 12:13:04 +0800 | [diff] [blame] | 138 | /* ECC DBE */ |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 139 | #define WARM_RESET_WFI_FLAG BIT(31) |
| 140 | #define SYSMGR_ECC_DBE_COLD_RST_MASK (SYSMGR_ECC_OCRAM_MASK |\ |
Sieu Mun Tang | e7a037f | 2022-05-10 17:18:19 +0800 | [diff] [blame] | 141 | SYSMGR_ECC_DDR0_MASK |\ |
| 142 | SYSMGR_ECC_DDR1_MASK) |
Sieu Mun Tang | dbcc2cf | 2022-03-07 12:13:04 +0800 | [diff] [blame] | 143 | |
Sieu Mun Tang | f9cb657 | 2022-04-27 18:24:06 +0800 | [diff] [blame] | 144 | /* Non-mailbox SMC Call */ |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 145 | #define INTEL_SIP_SMC_SVC_VERSION 0xC2000200 |
Sieu Mun Tang | f9cb657 | 2022-04-27 18:24:06 +0800 | [diff] [blame] | 146 | |
Sieu Mun Tang | 044ed48 | 2022-05-11 10:45:19 +0800 | [diff] [blame] | 147 | /** |
| 148 | * SMC SiP service function identifier for version 2 |
| 149 | * Command code from 0x400 ~ 0x4FF |
| 150 | */ |
| 151 | |
| 152 | /* V2: Non-mailbox function identifier */ |
| 153 | #define INTEL_SIP_SMC_V2_GET_SVC_VERSION 0xC2000400 |
| 154 | #define INTEL_SIP_SMC_V2_REG_READ 0xC2000401 |
| 155 | #define INTEL_SIP_SMC_V2_REG_WRITE 0xC2000402 |
| 156 | #define INTEL_SIP_SMC_V2_REG_UPDATE 0xC2000403 |
| 157 | #define INTEL_SIP_SMC_V2_HPS_SET_BRIDGES 0xC2000404 |
| 158 | |
Sieu Mun Tang | 5d187c0 | 2022-05-10 23:26:57 +0800 | [diff] [blame] | 159 | /* V2: Mailbox function identifier */ |
| 160 | #define INTEL_SIP_SMC_V2_MAILBOX_SEND_COMMAND 0xC2000420 |
| 161 | #define INTEL_SIP_SMC_V2_MAILBOX_POLL_RESPONSE 0xC2000421 |
| 162 | |
Hadi Asyrafi | ab1132f | 2019-10-22 10:31:45 +0800 | [diff] [blame] | 163 | /* SMC function IDs for SiP Service queries */ |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 164 | #define SIP_SVC_CALL_COUNT 0x8200ff00 |
| 165 | #define SIP_SVC_UID 0x8200ff01 |
| 166 | #define SIP_SVC_VERSION 0x8200ff03 |
Hadi Asyrafi | ab1132f | 2019-10-22 10:31:45 +0800 | [diff] [blame] | 167 | |
| 168 | /* SiP Service Calls version numbers */ |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 169 | #define SIP_SVC_VERSION_MAJOR 1 |
| 170 | #define SIP_SVC_VERSION_MINOR 0 |
Hadi Asyrafi | ab1132f | 2019-10-22 10:31:45 +0800 | [diff] [blame] | 171 | |
Abdul Halim, Muhammad Hadi Asyrafi | 20a07f3 | 2020-05-18 11:16:48 +0800 | [diff] [blame] | 172 | |
| 173 | /* Structure Definitions */ |
| 174 | struct fpga_config_info { |
| 175 | uint32_t addr; |
| 176 | int size; |
| 177 | int size_written; |
| 178 | uint32_t write_requested; |
| 179 | int subblocks_sent; |
| 180 | int block_number; |
| 181 | }; |
| 182 | |
Sieu Mun Tang | c366760 | 2022-05-13 14:55:05 +0800 | [diff] [blame] | 183 | typedef enum { |
| 184 | NO_REQUEST = 0, |
| 185 | RECONFIGURATION, |
| 186 | BITSTREAM_AUTH |
| 187 | } config_type; |
| 188 | |
Abdul Halim, Muhammad Hadi Asyrafi | 20a07f3 | 2020-05-18 11:16:48 +0800 | [diff] [blame] | 189 | /* Function Definitions */ |
Sieu Mun Tang | 128d2a7 | 2022-05-11 09:49:25 +0800 | [diff] [blame] | 190 | bool is_size_4_bytes_aligned(uint32_t size); |
Abdul Halim, Muhammad Hadi Asyrafi | 20a07f3 | 2020-05-18 11:16:48 +0800 | [diff] [blame] | 191 | bool is_address_in_ddr_range(uint64_t addr, uint64_t size); |
| 192 | |
Sieu Mun Tang | dbcc2cf | 2022-03-07 12:13:04 +0800 | [diff] [blame] | 193 | /* ECC DBE */ |
| 194 | bool cold_reset_for_ecc_dbe(void); |
| 195 | uint32_t intel_ecc_dbe_notification(uint64_t dbe_value); |
| 196 | |
Sieu Mun Tang | 044ed48 | 2022-05-11 10:45:19 +0800 | [diff] [blame] | 197 | /* Secure register access */ |
| 198 | uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval); |
| 199 | uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val, |
| 200 | uint32_t *retval); |
| 201 | uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask, |
| 202 | uint32_t val, uint32_t *retval); |
| 203 | |
Sieu Mun Tang | 82cf5df | 2022-05-05 17:07:21 +0800 | [diff] [blame] | 204 | /* Miscellaneous HPS services */ |
| 205 | uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask); |
| 206 | |
Sieu Mun Tang | 044ed48 | 2022-05-11 10:45:19 +0800 | [diff] [blame] | 207 | /* SiP Service handler for version 2 */ |
| 208 | uintptr_t sip_smc_handler_v2(uint32_t smc_fid, |
| 209 | u_register_t x1, |
| 210 | u_register_t x2, |
| 211 | u_register_t x3, |
| 212 | u_register_t x4, |
| 213 | void *cookie, |
| 214 | void *handle, |
| 215 | u_register_t flags); |
| 216 | |
Hadi Asyrafi | ab1132f | 2019-10-22 10:31:45 +0800 | [diff] [blame] | 217 | #endif /* SOCFPGA_SIP_SVC_H */ |