blob: e46bee701d3f475a155b6e9f14d3172ee857bfd2 [file] [log] [blame]
Hadi Asyrafiab1132f2019-10-22 10:31:45 +08001/*
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +08002 * Copyright (c) 2019-2022, Intel Corporation. All rights reserved.
Hadi Asyrafiab1132f2019-10-22 10:31:45 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef SOCFPGA_SIP_SVC_H
8#define SOCFPGA_SIP_SVC_H
9
10
11/* SiP status response */
12#define INTEL_SIP_SMC_STATUS_OK 0
Hadi Asyrafiab1132f2019-10-22 10:31:45 +080013#define INTEL_SIP_SMC_STATUS_BUSY 0x1
14#define INTEL_SIP_SMC_STATUS_REJECTED 0x2
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +080015#define INTEL_SIP_SMC_STATUS_NO_RESPONSE 0x3
Abdul Halim, Muhammad Hadi Asyrafi25f623e2020-02-27 10:23:48 +080016#define INTEL_SIP_SMC_STATUS_ERROR 0x4
17#define INTEL_SIP_SMC_RSU_ERROR 0x7
18
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080019/* SiP mailbox error code */
20#define GENERIC_RESPONSE_ERROR 0x3FF
Hadi Asyrafiab1132f2019-10-22 10:31:45 +080021
22/* SMC SiP service function identifier */
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +080023
24/* FPGA Reconfig */
Hadi Asyrafiab1132f2019-10-22 10:31:45 +080025#define INTEL_SIP_SMC_FPGA_CONFIG_START 0xC2000001
26#define INTEL_SIP_SMC_FPGA_CONFIG_WRITE 0x42000002
27#define INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE 0xC2000003
28#define INTEL_SIP_SMC_FPGA_CONFIG_ISDONE 0xC2000004
29#define INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM 0xC2000005
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +080030
Sieu Mun Tang54064982022-04-28 22:40:58 +080031/* FPGA Bitstream Flag */
32#define FLAG_PARTIAL_CONFIG BIT(0)
33#define FLAG_AUTHENTICATION BIT(1)
34#define CONFIG_TEST_FLAG(_flag, _type) (((flag) & FLAG_##_type) \
35 == FLAG_##_type)
36
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +080037/* Secure Register Access */
Hadi Asyrafiab1132f2019-10-22 10:31:45 +080038#define INTEL_SIP_SMC_REG_READ 0xC2000007
39#define INTEL_SIP_SMC_REG_WRITE 0xC2000008
40#define INTEL_SIP_SMC_REG_UPDATE 0xC2000009
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +080041
42/* Remote System Update */
Hadi Asyrafiab1132f2019-10-22 10:31:45 +080043#define INTEL_SIP_SMC_RSU_STATUS 0xC200000B
44#define INTEL_SIP_SMC_RSU_UPDATE 0xC200000C
Hadi Asyrafiab1132f2019-10-22 10:31:45 +080045#define INTEL_SIP_SMC_RSU_NOTIFY 0xC200000E
46#define INTEL_SIP_SMC_RSU_RETRY_COUNTER 0xC200000F
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080047#define INTEL_SIP_SMC_RSU_DCMF_VERSION 0xC2000010
48#define INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION 0xC2000011
Chee Hong Ang681631b2020-07-01 14:22:25 +080049#define INTEL_SIP_SMC_RSU_MAX_RETRY 0xC2000012
50#define INTEL_SIP_SMC_RSU_COPY_MAX_RETRY 0xC2000013
Sieu Mun Tange6d5de92022-04-28 22:21:01 +080051#define INTEL_SIP_SMC_RSU_DCMF_STATUS 0xC2000014
52#define INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS 0xC2000015
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +080053
Kris Chapline768dfa2021-06-25 11:31:52 +010054/* Hardware monitor */
55#define INTEL_SIP_SMC_HWMON_READTEMP 0xC2000020
56#define INTEL_SIP_SMC_HWMON_READVOLT 0xC2000021
57#define TEMP_CHANNEL_MAX (1 << 15)
58#define VOLT_CHANNEL_MAX (1 << 15)
Sieu Mun Tangdbcc2cf2022-03-07 12:13:04 +080059
60/* ECC */
61#define INTEL_SIP_SMC_ECC_DBE 0xC200000D
62
Sieu Mun Tanga34b8812022-03-17 03:11:55 +080063/* Generic Command */
Sieu Mun Tang82cf5df2022-05-05 17:07:21 +080064#define INTEL_SIP_SMC_HPS_SET_BRIDGES 0xC2000032
Sieu Mun Tanga34b8812022-03-17 03:11:55 +080065#define INTEL_SIP_SMC_GET_ROM_PATCH_SHA384 0xC2000040
66
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +080067/* Send Mailbox Command */
Hadi Asyrafia33e8102019-12-17 19:30:41 +080068#define INTEL_SIP_SMC_MBOX_SEND_CMD 0xC200001E
Abdul Halim, Muhammad Hadi Asyrafid9006fc2021-02-05 11:50:58 +080069#define INTEL_SIP_SMC_FIRMWARE_VERSION 0xC200001F
Abdul Halim, Muhammad Hadi Asyrafib30ce3f2020-06-18 16:21:29 +080070#define INTEL_SIP_SMC_HPS_SET_BRIDGES 0xC2000032
Hadi Asyrafiab1132f2019-10-22 10:31:45 +080071
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +080072#define SERVICE_COMPLETED_MODE_ASYNC 0x00004F4E
73
Sieu Mun Tang2b8e0052022-04-27 18:57:29 +080074/* Mailbox Command */
75#define INTEL_SIP_SMC_GET_USERCODE 0xC200003D
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +080076
Sieu Mun Tang128d2a72022-05-11 09:49:25 +080077/* FPGA Crypto Services */
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +080078#define INTEL_SIP_SMC_FCS_RANDOM_NUMBER 0xC200005A
Sieu Mun Tang128d2a72022-05-11 09:49:25 +080079#define INTEL_SIP_SMC_FCS_CRYPTION 0x4200005B
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +080080#define INTEL_SIP_SMC_FCS_SEND_CERTIFICATE 0x4200005D
81#define INTEL_SIP_SMC_FCS_GET_PROVISION_DATA 0x4200005E
82#define INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH 0xC200005F
83#define INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN 0xC2000064
84#define INTEL_SIP_SMC_FCS_CHIP_ID 0xC2000065
85#define INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY 0xC2000066
86#define INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS 0xC2000067
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +080087
Sieu Mun Tangdbcc2cf2022-03-07 12:13:04 +080088/* ECC DBE */
89#define WARM_RESET_WFI_FLAG BIT(31)
Sieu Mun Tang54064982022-04-28 22:40:58 +080090#define SYSMGR_ECC_DBE_COLD_RST_MASK (SYSMGR_ECC_OCRAM_MASK |\
Sieu Mun Tangdbcc2cf2022-03-07 12:13:04 +080091 SYSMGR_ECC_DDR0_MASK |\
92 SYSMGR_ECC_DDR1_MASK)
93
Sieu Mun Tangf9cb6572022-04-27 18:24:06 +080094/* Non-mailbox SMC Call */
Sieu Mun Tang54064982022-04-28 22:40:58 +080095#define INTEL_SIP_SMC_SVC_VERSION 0xC2000200
Sieu Mun Tangf9cb6572022-04-27 18:24:06 +080096
Hadi Asyrafiab1132f2019-10-22 10:31:45 +080097/* SMC function IDs for SiP Service queries */
Sieu Mun Tang54064982022-04-28 22:40:58 +080098#define SIP_SVC_CALL_COUNT 0x8200ff00
99#define SIP_SVC_UID 0x8200ff01
100#define SIP_SVC_VERSION 0x8200ff03
Hadi Asyrafiab1132f2019-10-22 10:31:45 +0800101
102/* SiP Service Calls version numbers */
Sieu Mun Tang54064982022-04-28 22:40:58 +0800103#define SIP_SVC_VERSION_MAJOR 1
104#define SIP_SVC_VERSION_MINOR 0
Hadi Asyrafiab1132f2019-10-22 10:31:45 +0800105
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800106
107/* Structure Definitions */
108struct fpga_config_info {
109 uint32_t addr;
110 int size;
111 int size_written;
112 uint32_t write_requested;
113 int subblocks_sent;
114 int block_number;
115};
116
117/* Function Definitions */
Sieu Mun Tang128d2a72022-05-11 09:49:25 +0800118bool is_size_4_bytes_aligned(uint32_t size);
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800119bool is_address_in_ddr_range(uint64_t addr, uint64_t size);
120
Sieu Mun Tangdbcc2cf2022-03-07 12:13:04 +0800121/* ECC DBE */
122bool cold_reset_for_ecc_dbe(void);
123uint32_t intel_ecc_dbe_notification(uint64_t dbe_value);
124
Sieu Mun Tang82cf5df2022-05-05 17:07:21 +0800125/* Miscellaneous HPS services */
126uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask);
127
Hadi Asyrafiab1132f2019-10-22 10:31:45 +0800128#endif /* SOCFPGA_SIP_SVC_H */