Ryan Harkin | 25cff83 | 2014-01-13 12:37:03 +0000 | [diff] [blame] | 1 | # |
Madhukar Pappireddy | e17c82a | 2024-01-10 14:01:37 -0600 | [diff] [blame] | 2 | # Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved. |
Ryan Harkin | 25cff83 | 2014-01-13 12:37:03 +0000 | [diff] [blame] | 3 | # |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | # SPDX-License-Identifier: BSD-3-Clause |
Ryan Harkin | 25cff83 | 2014-01-13 12:37:03 +0000 | [diff] [blame] | 5 | # |
| 6 | |
Chris Kay | e927215 | 2021-09-28 15:52:14 +0100 | [diff] [blame] | 7 | include common/fdt_wrappers.mk |
| 8 | |
Soby Mathew | b6f3b1f | 2016-04-07 17:40:04 +0100 | [diff] [blame] | 9 | # Use the GICv3 driver on the FVP by default |
| 10 | FVP_USE_GIC_DRIVER := FVP_GICV3 |
Jeenu Viswambharan | 528d21b | 2016-11-15 13:53:57 +0000 | [diff] [blame] | 11 | |
Jeenu Viswambharan | 528d21b | 2016-11-15 13:53:57 +0000 | [diff] [blame] | 12 | # Default cluster count for FVP |
| 13 | FVP_CLUSTER_COUNT := 2 |
| 14 | |
Jeenu Viswambharan | 7542113 | 2018-01-31 14:52:08 +0000 | [diff] [blame] | 15 | # Default number of CPUs per cluster on FVP |
| 16 | FVP_MAX_CPUS_PER_CLUSTER := 4 |
| 17 | |
Jeenu Viswambharan | 528d21b | 2016-11-15 13:53:57 +0000 | [diff] [blame] | 18 | # Default number of threads per CPU on FVP |
| 19 | FVP_MAX_PE_PER_CPU := 1 |
| 20 | |
Manish V Badarkhe | b24c637 | 2021-01-24 03:26:50 +0000 | [diff] [blame] | 21 | # Disable redistributor frame of inactive/fused CPU cores by marking it as read |
| 22 | # only; enable redistributor frames of all CPU cores by default. |
| 23 | FVP_GICR_REGION_PROTECTION := 0 |
| 24 | |
Soby Mathew | 5f6412a | 2018-02-08 11:39:38 +0000 | [diff] [blame] | 25 | FVP_DT_PREFIX := fvp-base-gicv3-psci |
| 26 | |
Chris Kay | 91dd253 | 2023-06-05 17:22:54 +0100 | [diff] [blame] | 27 | # Size (in kilobytes) of the Trusted SRAM region to utilize when building for |
| 28 | # the FVP platform. This option defaults to 256. |
| 29 | FVP_TRUSTED_SRAM_SIZE := 256 |
| 30 | |
Madhukar Pappireddy | 3b228e1 | 2023-08-24 16:57:22 -0500 | [diff] [blame] | 31 | # Macro to enable helpers for running SPM tests. Disabled by default. |
| 32 | PLAT_TEST_SPM := 0 |
| 33 | |
Boyan Karatotev | 3e0e789 | 2023-03-30 14:56:45 +0100 | [diff] [blame] | 34 | # This is a very trickly TEMPORARY fix. Enabling ALL features exceeds BL31's |
| 35 | # progbits limit. We need a way to build all useful configurations while waiting |
| 36 | # on the fvp to increase its SRAM size. The problem is twofild: |
| 37 | # 1. the cleanup that introduced these enables cleaned up tf-a a little too |
| 38 | # well and things that previously (incorrectly) were enabled, no longer are. |
| 39 | # A bunch of CI configs build subtly incorrectly and this combo makes it |
| 40 | # necessary to forcefully and unconditionally enable them here. |
| 41 | # 2. the progbits limit is exceeded only when the tsp is involved. However, |
| 42 | # there are tsp CI configs that run on very high architecture revisions so |
| 43 | # disabling everything isn't an option. |
| 44 | # The fix is to enable everything, as before. When the tsp is included, though, |
| 45 | # we need to slim the size down. In that case, disable all optional features, |
| 46 | # that will not be present in CI when the tsp is. |
Boyan Karatotev | 7b7bc13 | 2023-04-04 14:48:04 +0100 | [diff] [blame] | 47 | # Similarly, DRTM support is only tested on v8.0 models. Disable everything just |
| 48 | # for it. |
Boyan Karatotev | 3e0e789 | 2023-03-30 14:56:45 +0100 | [diff] [blame] | 49 | # TODO: make all of this unconditional (or only base the condition on |
| 50 | # ARM_ARCH_* when the makefile supports it). |
Boyan Karatotev | 7b7bc13 | 2023-04-04 14:48:04 +0100 | [diff] [blame] | 51 | ifneq (${DRTM_SUPPORT}, 1) |
Boyan Karatotev | 3e0e789 | 2023-03-30 14:56:45 +0100 | [diff] [blame] | 52 | ifneq (${SPD}, tspd) |
| 53 | ENABLE_FEAT_AMU := 2 |
| 54 | ENABLE_FEAT_AMUv1p1 := 2 |
| 55 | ENABLE_FEAT_HCX := 2 |
Boyan Karatotev | 3e0e789 | 2023-03-30 14:56:45 +0100 | [diff] [blame] | 56 | ENABLE_FEAT_RNG := 2 |
| 57 | ENABLE_FEAT_TWED := 2 |
Mark Brown | 326f295 | 2023-03-14 21:33:04 +0000 | [diff] [blame] | 58 | ENABLE_FEAT_GCS := 2 |
Jayanth Dodderi Chidanand | c8395cf | 2023-04-28 15:14:27 +0100 | [diff] [blame] | 59 | ifeq (${ARCH}, aarch64) |
Boyan Karatotev | 3e0e789 | 2023-03-30 14:56:45 +0100 | [diff] [blame] | 60 | ifeq (${SPM_MM}, 0) |
Boyan Karatotev | 3e0e789 | 2023-03-30 14:56:45 +0100 | [diff] [blame] | 61 | ifeq (${CTX_INCLUDE_FPREGS}, 0) |
| 62 | ENABLE_SME_FOR_NS := 2 |
Jayanth Dodderi Chidanand | cfe053a | 2022-11-08 10:31:07 +0000 | [diff] [blame] | 63 | ENABLE_SME2_FOR_NS := 2 |
Boyan Karatotev | 3e0e789 | 2023-03-30 14:56:45 +0100 | [diff] [blame] | 64 | endif |
| 65 | endif |
| 66 | endif |
| 67 | endif |
Boyan Karatotev | 3e0e789 | 2023-03-30 14:56:45 +0100 | [diff] [blame] | 68 | |
| 69 | # enable unconditionally for all builds |
| 70 | ifeq (${ARCH}, aarch64) |
Govindraj Raja | 60f5266 | 2023-10-12 16:57:46 -0500 | [diff] [blame] | 71 | ENABLE_BRBE_FOR_NS := 2 |
Govindraj Raja | 28b525c | 2023-09-20 15:31:45 -0500 | [diff] [blame] | 72 | ENABLE_TRBE_FOR_NS := 2 |
Boyan Karatotev | 3e0e789 | 2023-03-30 14:56:45 +0100 | [diff] [blame] | 73 | endif |
Boyan Karatotev | 3e0e789 | 2023-03-30 14:56:45 +0100 | [diff] [blame] | 74 | ENABLE_SYS_REG_TRACE_FOR_NS := 2 |
| 75 | ENABLE_FEAT_CSV2_2 := 2 |
Sona Mathew | 3b84c96 | 2023-10-25 16:48:19 -0500 | [diff] [blame] | 76 | ENABLE_FEAT_CSV2_3 := 2 |
Andre Przywara | 1f55c41 | 2023-01-26 16:47:52 +0000 | [diff] [blame] | 77 | ENABLE_FEAT_DIT := 2 |
Boyan Karatotev | 3e0e789 | 2023-03-30 14:56:45 +0100 | [diff] [blame] | 78 | ENABLE_FEAT_PAN := 2 |
Maksims Svecovs | df4ad84 | 2023-03-24 13:05:09 +0000 | [diff] [blame] | 79 | ENABLE_FEAT_MTE_PERM := 2 |
Boyan Karatotev | 3e0e789 | 2023-03-30 14:56:45 +0100 | [diff] [blame] | 80 | ENABLE_FEAT_VHE := 2 |
| 81 | CTX_INCLUDE_NEVE_REGS := 2 |
| 82 | ENABLE_FEAT_SEL2 := 2 |
| 83 | ENABLE_TRF_FOR_NS := 2 |
| 84 | ENABLE_FEAT_ECV := 2 |
| 85 | ENABLE_FEAT_FGT := 2 |
| 86 | ENABLE_FEAT_TCR2 := 2 |
Mark Brown | 293a661 | 2023-03-14 20:48:43 +0000 | [diff] [blame] | 87 | ENABLE_FEAT_S2PIE := 2 |
| 88 | ENABLE_FEAT_S1PIE := 2 |
| 89 | ENABLE_FEAT_S2POE := 2 |
| 90 | ENABLE_FEAT_S1POE := 2 |
Boyan Karatotev | 7b7bc13 | 2023-04-04 14:48:04 +0100 | [diff] [blame] | 91 | endif |
Boyan Karatotev | 3e0e789 | 2023-03-30 14:56:45 +0100 | [diff] [blame] | 92 | |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 93 | # The FVP platform depends on this macro to build with correct GIC driver. |
| 94 | $(eval $(call add_define,FVP_USE_GIC_DRIVER)) |
| 95 | |
Jeenu Viswambharan | 528d21b | 2016-11-15 13:53:57 +0000 | [diff] [blame] | 96 | # Pass FVP_CLUSTER_COUNT to the build system. |
Soby Mathew | 47e43f2 | 2016-02-01 14:04:34 +0000 | [diff] [blame] | 97 | $(eval $(call add_define,FVP_CLUSTER_COUNT)) |
Soby Mathew | 7356b1e | 2016-03-24 10:12:42 +0000 | [diff] [blame] | 98 | |
Jeenu Viswambharan | 7542113 | 2018-01-31 14:52:08 +0000 | [diff] [blame] | 99 | # Pass FVP_MAX_CPUS_PER_CLUSTER to the build system. |
| 100 | $(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER)) |
| 101 | |
Jeenu Viswambharan | 528d21b | 2016-11-15 13:53:57 +0000 | [diff] [blame] | 102 | # Pass FVP_MAX_PE_PER_CPU to the build system. |
| 103 | $(eval $(call add_define,FVP_MAX_PE_PER_CPU)) |
| 104 | |
Manish V Badarkhe | b24c637 | 2021-01-24 03:26:50 +0000 | [diff] [blame] | 105 | # Pass FVP_GICR_REGION_PROTECTION to the build system. |
| 106 | $(eval $(call add_define,FVP_GICR_REGION_PROTECTION)) |
| 107 | |
Chris Kay | 91dd253 | 2023-06-05 17:22:54 +0100 | [diff] [blame] | 108 | # Pass FVP_TRUSTED_SRAM_SIZE to the build system. |
| 109 | $(eval $(call add_define,FVP_TRUSTED_SRAM_SIZE)) |
| 110 | |
Soby Mathew | 7356b1e | 2016-03-24 10:12:42 +0000 | [diff] [blame] | 111 | # Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2, |
| 112 | # choose the CCI driver , else the CCN driver |
| 113 | ifeq ($(FVP_CLUSTER_COUNT), 0) |
| 114 | $(error "Incorrect cluster count specified for FVP port") |
| 115 | else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2)) |
| 116 | FVP_INTERCONNECT_DRIVER := FVP_CCI |
| 117 | else |
| 118 | FVP_INTERCONNECT_DRIVER := FVP_CCN |
Soby Mathew | 47e43f2 | 2016-02-01 14:04:34 +0000 | [diff] [blame] | 119 | endif |
| 120 | |
Soby Mathew | 7356b1e | 2016-03-24 10:12:42 +0000 | [diff] [blame] | 121 | $(eval $(call add_define,FVP_INTERCONNECT_DRIVER)) |
| 122 | |
Alexei Fedorov | 84f1b5d | 2020-03-23 18:45:17 +0000 | [diff] [blame] | 123 | # Choose the GIC sources depending upon the how the FVP will be invoked |
Andre Przywara | e1cc130 | 2020-03-25 15:50:38 +0000 | [diff] [blame] | 124 | ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3) |
Alexei Fedorov | 84f1b5d | 2020-03-23 18:45:17 +0000 | [diff] [blame] | 125 | |
Andre Przywara | e1cc130 | 2020-03-25 15:50:38 +0000 | [diff] [blame] | 126 | # The GIC model (GIC-600 or GIC-500) will be detected at runtime |
| 127 | GICV3_SUPPORT_GIC600 := 1 |
Alexei Fedorov | 84f1b5d | 2020-03-23 18:45:17 +0000 | [diff] [blame] | 128 | GICV3_OVERRIDE_DISTIF_PWR_OPS := 1 |
| 129 | |
| 130 | # Include GICv3 driver files |
| 131 | include drivers/arm/gic/v3/gicv3.mk |
| 132 | |
| 133 | FVP_GIC_SOURCES := ${GICV3_SOURCES} \ |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 134 | plat/common/plat_gicv3.c \ |
| 135 | plat/arm/common/arm_gicv3.c |
Jeenu Viswambharan | d7a901e | 2016-12-06 16:15:22 +0000 | [diff] [blame] | 136 | |
Arvind Ram Prakash | 11b9b49 | 2022-11-22 14:41:00 -0600 | [diff] [blame] | 137 | ifeq ($(filter 1,${RESET_TO_BL2} \ |
| 138 | ${RESET_TO_BL31} ${RESET_TO_SP_MIN}),) |
laurenw-arm | dc5e9a2 | 2020-05-12 10:58:11 -0500 | [diff] [blame] | 139 | FVP_GIC_SOURCES += plat/arm/board/fvp/fvp_gicv3.c |
| 140 | endif |
| 141 | |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 142 | else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2) |
Alexei Fedorov | fc4f80e | 2020-04-07 11:48:00 +0100 | [diff] [blame] | 143 | |
| 144 | # No GICv4 extension |
| 145 | GIC_ENABLE_V4_EXTN := 0 |
| 146 | $(eval $(call add_define,GIC_ENABLE_V4_EXTN)) |
| 147 | |
Alexei Fedorov | caa1802 | 2020-07-14 10:47:25 +0100 | [diff] [blame] | 148 | # Include GICv2 driver files |
| 149 | include drivers/arm/gic/v2/gicv2.mk |
Alexei Fedorov | fc4f80e | 2020-04-07 11:48:00 +0100 | [diff] [blame] | 150 | |
Alexei Fedorov | caa1802 | 2020-07-14 10:47:25 +0100 | [diff] [blame] | 151 | FVP_GIC_SOURCES := ${GICV2_SOURCES} \ |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 152 | plat/common/plat_gicv2.c \ |
| 153 | plat/arm/common/arm_gicv2.c |
Soby Mathew | 5f6412a | 2018-02-08 11:39:38 +0000 | [diff] [blame] | 154 | |
| 155 | FVP_DT_PREFIX := fvp-base-gicv2-psci |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 156 | else |
| 157 | $(error "Incorrect GIC driver chosen on FVP port") |
| 158 | endif |
| 159 | |
Soby Mathew | 7356b1e | 2016-03-24 10:12:42 +0000 | [diff] [blame] | 160 | ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI) |
Jeenu Viswambharan | 9e78b92 | 2017-07-18 15:42:50 +0100 | [diff] [blame] | 161 | FVP_INTERCONNECT_SOURCES := drivers/arm/cci/cci.c |
Soby Mathew | 7356b1e | 2016-03-24 10:12:42 +0000 | [diff] [blame] | 162 | else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN) |
| 163 | FVP_INTERCONNECT_SOURCES := drivers/arm/ccn/ccn.c \ |
| 164 | plat/arm/common/arm_ccn.c |
| 165 | else |
| 166 | $(error "Incorrect CCN driver chosen on FVP port") |
| 167 | endif |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 168 | |
Soby Mathew | 9c708b5 | 2016-02-26 14:23:19 +0000 | [diff] [blame] | 169 | FVP_SECURITY_SOURCES := drivers/arm/tzc/tzc400.c \ |
Vikram Kanigiri | 70752bb | 2016-02-10 14:50:53 +0000 | [diff] [blame] | 170 | plat/arm/board/fvp/fvp_security.c \ |
| 171 | plat/arm/common/arm_tzc400.c |
| 172 | |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 173 | |
Manish V Badarkhe | 7ac5958 | 2023-03-24 08:22:33 +0000 | [diff] [blame] | 174 | PLAT_INCLUDES := -Iplat/arm/board/fvp/include \ |
| 175 | -Iinclude/lib/psa |
Sandrine Bailleux | e701e30 | 2014-05-20 17:28:25 +0100 | [diff] [blame] | 176 | |
Ryan Harkin | 25cff83 | 2014-01-13 12:37:03 +0000 | [diff] [blame] | 177 | |
Soby Mathew | cc037c1 | 2016-04-08 16:42:58 +0100 | [diff] [blame] | 178 | PLAT_BL_COMMON_SOURCES := plat/arm/board/fvp/fvp_common.c |
Ryan Harkin | 25cff83 | 2014-01-13 12:37:03 +0000 | [diff] [blame] | 179 | |
Soby Mathew | 0d268dc | 2016-07-11 14:13:56 +0100 | [diff] [blame] | 180 | FVP_CPU_LIBS := lib/cpus/${ARCH}/aem_generic.S |
| 181 | |
| 182 | ifeq (${ARCH}, aarch64) |
John Tsichritzis | fe6df39 | 2019-03-19 17:20:52 +0000 | [diff] [blame] | 183 | |
John Tsichritzis | 7557c66 | 2019-06-03 13:54:30 +0100 | [diff] [blame] | 184 | # select a different set of CPU files, depending on whether we compile for |
| 185 | # hardware assisted coherency cores or not |
John Tsichritzis | fe6df39 | 2019-03-19 17:20:52 +0000 | [diff] [blame] | 186 | ifeq (${HW_ASSISTED_COHERENCY}, 0) |
John Tsichritzis | c0c104a | 2019-08-13 10:11:41 +0100 | [diff] [blame] | 187 | # Cores used without DSU |
John Tsichritzis | fe6df39 | 2019-03-19 17:20:52 +0000 | [diff] [blame] | 188 | FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a35.S \ |
Soby Mathew | c704cbc | 2014-08-14 11:33:56 +0100 | [diff] [blame] | 189 | lib/cpus/aarch64/cortex_a53.S \ |
| 190 | lib/cpus/aarch64/cortex_a57.S \ |
Yatharth Kochar | 63af687 | 2016-02-09 12:00:03 +0000 | [diff] [blame] | 191 | lib/cpus/aarch64/cortex_a72.S \ |
John Tsichritzis | fe6df39 | 2019-03-19 17:20:52 +0000 | [diff] [blame] | 192 | lib/cpus/aarch64/cortex_a73.S |
| 193 | else |
John Tsichritzis | c0c104a | 2019-08-13 10:11:41 +0100 | [diff] [blame] | 194 | # Cores used with DSU only |
John Tsichritzis | 7557c66 | 2019-06-03 13:54:30 +0100 | [diff] [blame] | 195 | ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0) |
John Tsichritzis | c0c104a | 2019-08-13 10:11:41 +0100 | [diff] [blame] | 196 | # AArch64-only cores |
Boyan Karatotev | f154cbd | 2023-04-06 10:31:09 +0100 | [diff] [blame] | 197 | # TODO: add all cores to the appropriate lists |
| 198 | FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a65.S \ |
| 199 | lib/cpus/aarch64/cortex_a65ae.S \ |
| 200 | lib/cpus/aarch64/cortex_a76.S \ |
John Tsichritzis | 7557c66 | 2019-06-03 13:54:30 +0100 | [diff] [blame] | 201 | lib/cpus/aarch64/cortex_a76ae.S \ |
Balint Dobszay | cc94264 | 2019-07-03 13:02:56 +0200 | [diff] [blame] | 202 | lib/cpus/aarch64/cortex_a77.S \ |
Jimmy Brisson | 7ec175e | 2020-06-01 16:49:34 -0500 | [diff] [blame] | 203 | lib/cpus/aarch64/cortex_a78.S \ |
Juan Pablo Conde | f4a70f2 | 2023-05-24 22:08:28 -0500 | [diff] [blame] | 204 | lib/cpus/aarch64/cortex_a78_ae.S \ |
Boyan Karatotev | f154cbd | 2023-04-06 10:31:09 +0100 | [diff] [blame] | 205 | lib/cpus/aarch64/cortex_a78c.S \ |
| 206 | lib/cpus/aarch64/cortex_a710.S \ |
Javier Almansa Sobrino | 9faad3c | 2020-10-23 13:22:07 +0100 | [diff] [blame] | 207 | lib/cpus/aarch64/neoverse_n_common.S \ |
John Tsichritzis | 7557c66 | 2019-06-03 13:54:30 +0100 | [diff] [blame] | 208 | lib/cpus/aarch64/neoverse_n1.S \ |
Javier Almansa Sobrino | 9faad3c | 2020-10-23 13:22:07 +0100 | [diff] [blame] | 209 | lib/cpus/aarch64/neoverse_n2.S \ |
Jimmy Brisson | 958a0b1 | 2020-09-30 15:28:03 -0500 | [diff] [blame] | 210 | lib/cpus/aarch64/neoverse_v1.S \ |
Boyan Karatotev | f154cbd | 2023-04-06 10:31:09 +0100 | [diff] [blame] | 211 | lib/cpus/aarch64/neoverse_e1.S \ |
Juan Pablo Conde | c9fe7ce | 2023-07-05 11:57:50 -0500 | [diff] [blame] | 212 | lib/cpus/aarch64/cortex_x2.S \ |
Juan Pablo Conde | 49f7066 | 2023-07-06 15:38:59 -0500 | [diff] [blame] | 213 | lib/cpus/aarch64/cortex_gelas.S \ |
Juan Pablo Conde | 16d3108 | 2023-09-19 14:57:29 -0500 | [diff] [blame] | 214 | lib/cpus/aarch64/nevis.S \ |
| 215 | lib/cpus/aarch64/travis.S |
John Tsichritzis | 7557c66 | 2019-06-03 13:54:30 +0100 | [diff] [blame] | 216 | endif |
John Tsichritzis | c0c104a | 2019-08-13 10:11:41 +0100 | [diff] [blame] | 217 | # AArch64/AArch32 cores |
| 218 | FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a55.S \ |
| 219 | lib/cpus/aarch64/cortex_a75.S |
John Tsichritzis | fe6df39 | 2019-03-19 17:20:52 +0000 | [diff] [blame] | 220 | endif |
John Tsichritzis | 6deaf9c | 2018-10-08 17:09:43 +0100 | [diff] [blame] | 221 | |
Yatharth Kochar | a4c219a | 2016-07-12 15:47:03 +0100 | [diff] [blame] | 222 | else |
Boyan Karatotev | f358134 | 2023-01-27 10:58:42 +0000 | [diff] [blame] | 223 | FVP_CPU_LIBS += lib/cpus/aarch32/cortex_a32.S \ |
Jayanth Dodderi Chidanand | 5d47841 | 2023-05-09 14:12:48 +0100 | [diff] [blame] | 224 | lib/cpus/aarch32/cortex_a57.S \ |
| 225 | lib/cpus/aarch32/cortex_a53.S |
Soby Mathew | 0d268dc | 2016-07-11 14:13:56 +0100 | [diff] [blame] | 226 | endif |
Sandrine Bailleux | dd50579 | 2016-01-13 09:04:26 +0000 | [diff] [blame] | 227 | |
Alexei Fedorov | 896799a | 2019-05-09 12:14:40 +0100 | [diff] [blame] | 228 | BL1_SOURCES += drivers/arm/smmu/smmu_v3.c \ |
| 229 | drivers/arm/sp805/sp805.c \ |
Alexei Fedorov | 7131d83 | 2019-08-16 14:15:59 +0100 | [diff] [blame] | 230 | drivers/delay_timer/delay_timer.c \ |
Aditya Angadi | 20b4841 | 2019-04-16 11:29:14 +0530 | [diff] [blame] | 231 | drivers/io/io_semihosting.c \ |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 232 | lib/semihosting/semihosting.c \ |
Yatharth Kochar | 88ac53b | 2016-07-04 11:03:49 +0100 | [diff] [blame] | 233 | lib/semihosting/${ARCH}/semihosting_call.S \ |
| 234 | plat/arm/board/fvp/${ARCH}/fvp_helpers.S \ |
Dan Handley | d617f66 | 2015-04-27 19:17:18 +0100 | [diff] [blame] | 235 | plat/arm/board/fvp/fvp_bl1_setup.c \ |
Ambroise Vincent | fa42c9e | 2019-07-04 14:58:45 +0100 | [diff] [blame] | 236 | plat/arm/board/fvp/fvp_err.c \ |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 237 | plat/arm/board/fvp/fvp_io_storage.c \ |
| 238 | ${FVP_CPU_LIBS} \ |
| 239 | ${FVP_INTERCONNECT_SOURCES} |
| 240 | |
Madhukar Pappireddy | 7a554a1 | 2020-08-12 13:18:19 -0500 | [diff] [blame] | 241 | ifeq (${USE_SP804_TIMER},1) |
Alexei Fedorov | 7131d83 | 2019-08-16 14:15:59 +0100 | [diff] [blame] | 242 | BL1_SOURCES += drivers/arm/sp804/sp804_delay_timer.c |
| 243 | else |
| 244 | BL1_SOURCES += drivers/delay_timer/generic_delay_timer.c |
| 245 | endif |
| 246 | |
Ryan Harkin | 25cff83 | 2014-01-13 12:37:03 +0000 | [diff] [blame] | 247 | |
Ambroise Vincent | fa42c9e | 2019-07-04 14:58:45 +0100 | [diff] [blame] | 248 | BL2_SOURCES += drivers/arm/sp805/sp805.c \ |
| 249 | drivers/io/io_semihosting.c \ |
Roberto Vargas | b96ee4b | 2018-08-06 13:35:31 +0100 | [diff] [blame] | 250 | lib/utils/mem_region.c \ |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 251 | lib/semihosting/semihosting.c \ |
Yatharth Kochar | a5f77d3 | 2016-07-04 11:26:14 +0100 | [diff] [blame] | 252 | lib/semihosting/${ARCH}/semihosting_call.S \ |
Dan Handley | d617f66 | 2015-04-27 19:17:18 +0100 | [diff] [blame] | 253 | plat/arm/board/fvp/fvp_bl2_setup.c \ |
Ambroise Vincent | fa42c9e | 2019-07-04 14:58:45 +0100 | [diff] [blame] | 254 | plat/arm/board/fvp/fvp_err.c \ |
Dan Handley | d617f66 | 2015-04-27 19:17:18 +0100 | [diff] [blame] | 255 | plat/arm/board/fvp/fvp_io_storage.c \ |
Roberto Vargas | b96ee4b | 2018-08-06 13:35:31 +0100 | [diff] [blame] | 256 | plat/arm/common/arm_nor_psci_mem_protect.c \ |
Vikram Kanigiri | 70752bb | 2016-02-10 14:50:53 +0000 | [diff] [blame] | 257 | ${FVP_SECURITY_SOURCES} |
Ryan Harkin | 25cff83 | 2014-01-13 12:37:03 +0000 | [diff] [blame] | 258 | |
Roberto Vargas | b96ee4b | 2018-08-06 13:35:31 +0100 | [diff] [blame] | 259 | |
Manish V Badarkhe | 09a192c | 2020-08-23 09:58:44 +0100 | [diff] [blame] | 260 | ifeq (${COT_DESC_IN_DTB},1) |
| 261 | BL2_SOURCES += plat/arm/common/fconf/fconf_nv_cntr_getter.c |
| 262 | endif |
Roberto Vargas | b96ee4b | 2018-08-06 13:35:31 +0100 | [diff] [blame] | 263 | |
Zelalem Aweke | 96c0bab | 2021-07-11 18:39:39 -0500 | [diff] [blame] | 264 | ifeq (${ENABLE_RME},1) |
| 265 | BL2_SOURCES += plat/arm/board/fvp/aarch64/fvp_helpers.S |
Manish V Badarkhe | 37f9ac2 | 2023-03-12 21:34:44 +0000 | [diff] [blame] | 266 | |
Soby Mathew | f05d93a | 2022-03-22 16:21:19 +0000 | [diff] [blame] | 267 | BL31_SOURCES += plat/arm/board/fvp/fvp_plat_attest_token.c \ |
| 268 | plat/arm/board/fvp/fvp_realm_attest_key.c |
Zelalem Aweke | 96c0bab | 2021-07-11 18:39:39 -0500 | [diff] [blame] | 269 | endif |
| 270 | |
Andre Przywara | bdc76f1 | 2022-11-21 17:07:25 +0000 | [diff] [blame] | 271 | ifeq (${ENABLE_FEAT_RNG_TRAP},1) |
| 272 | BL31_SOURCES += plat/arm/board/fvp/fvp_sync_traps.c |
| 273 | endif |
| 274 | |
Arvind Ram Prakash | 11b9b49 | 2022-11-22 14:41:00 -0600 | [diff] [blame] | 275 | ifeq (${RESET_TO_BL2},1) |
Roberto Vargas | 5220780 | 2017-11-17 13:22:18 +0000 | [diff] [blame] | 276 | BL2_SOURCES += plat/arm/board/fvp/${ARCH}/fvp_helpers.S \ |
| 277 | plat/arm/board/fvp/fvp_bl2_el3_setup.c \ |
| 278 | ${FVP_CPU_LIBS} \ |
| 279 | ${FVP_INTERCONNECT_SOURCES} |
| 280 | endif |
| 281 | |
Madhukar Pappireddy | 7a554a1 | 2020-08-12 13:18:19 -0500 | [diff] [blame] | 282 | ifeq (${USE_SP804_TIMER},1) |
Antonio Nino Diaz | 664adb6 | 2016-05-17 09:48:10 +0100 | [diff] [blame] | 283 | BL2_SOURCES += drivers/arm/sp804/sp804_delay_timer.c |
Antonio Nino Diaz | 664adb6 | 2016-05-17 09:48:10 +0100 | [diff] [blame] | 284 | endif |
| 285 | |
Yatharth Kochar | 3a11eda | 2015-10-14 15:28:11 +0100 | [diff] [blame] | 286 | BL2U_SOURCES += plat/arm/board/fvp/fvp_bl2u_setup.c \ |
Vikram Kanigiri | 70752bb | 2016-02-10 14:50:53 +0000 | [diff] [blame] | 287 | ${FVP_SECURITY_SOURCES} |
Yatharth Kochar | 3a11eda | 2015-10-14 15:28:11 +0100 | [diff] [blame] | 288 | |
Madhukar Pappireddy | 7a554a1 | 2020-08-12 13:18:19 -0500 | [diff] [blame] | 289 | ifeq (${USE_SP804_TIMER},1) |
Alexei Fedorov | 7131d83 | 2019-08-16 14:15:59 +0100 | [diff] [blame] | 290 | BL2U_SOURCES += drivers/arm/sp804/sp804_delay_timer.c |
| 291 | endif |
| 292 | |
Antonio Nino Diaz | f13d09a | 2019-01-23 21:50:09 +0000 | [diff] [blame] | 293 | BL31_SOURCES += drivers/arm/fvp/fvp_pwrc.c \ |
| 294 | drivers/arm/smmu/smmu_v3.c \ |
Alexei Fedorov | 7131d83 | 2019-08-16 14:15:59 +0100 | [diff] [blame] | 295 | drivers/delay_timer/delay_timer.c \ |
Antonio Nino Diaz | d7da2f8 | 2018-10-10 11:14:44 +0100 | [diff] [blame] | 296 | drivers/cfi/v2m/v2m_flash.c \ |
Roberto Vargas | b96ee4b | 2018-08-06 13:35:31 +0100 | [diff] [blame] | 297 | lib/utils/mem_region.c \ |
Jeenu Viswambharan | 9e78b92 | 2017-07-18 15:42:50 +0100 | [diff] [blame] | 298 | plat/arm/board/fvp/fvp_bl31_setup.c \ |
Madhukar Pappireddy | d0cf0a9 | 2020-04-16 17:54:25 -0500 | [diff] [blame] | 299 | plat/arm/board/fvp/fvp_console.c \ |
Dan Handley | d617f66 | 2015-04-27 19:17:18 +0100 | [diff] [blame] | 300 | plat/arm/board/fvp/fvp_pm.c \ |
Dan Handley | d617f66 | 2015-04-27 19:17:18 +0100 | [diff] [blame] | 301 | plat/arm/board/fvp/fvp_topology.c \ |
| 302 | plat/arm/board/fvp/aarch64/fvp_helpers.S \ |
Roberto Vargas | b96ee4b | 2018-08-06 13:35:31 +0100 | [diff] [blame] | 303 | plat/arm/common/arm_nor_psci_mem_protect.c \ |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 304 | ${FVP_CPU_LIBS} \ |
Vikram Kanigiri | 70752bb | 2016-02-10 14:50:53 +0000 | [diff] [blame] | 305 | ${FVP_GIC_SOURCES} \ |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 306 | ${FVP_INTERCONNECT_SOURCES} \ |
Vikram Kanigiri | 70752bb | 2016-02-10 14:50:53 +0000 | [diff] [blame] | 307 | ${FVP_SECURITY_SOURCES} |
Juan Castillo | 5e29c75 | 2015-01-07 10:39:25 +0000 | [diff] [blame] | 308 | |
Madhukar Pappireddy | ae9677b | 2020-01-27 13:37:51 -0600 | [diff] [blame] | 309 | # Support for fconf in BL31 |
| 310 | # Added separately from the above list for better readability |
Arvind Ram Prakash | 11b9b49 | 2022-11-22 14:41:00 -0600 | [diff] [blame] | 311 | ifeq ($(filter 1,${RESET_TO_BL2} ${RESET_TO_BL31}),) |
Chris Kay | e927215 | 2021-09-28 15:52:14 +0100 | [diff] [blame] | 312 | BL31_SOURCES += lib/fconf/fconf.c \ |
Manish V Badarkhe | 8717e03 | 2020-05-30 17:40:44 +0100 | [diff] [blame] | 313 | lib/fconf/fconf_dyn_cfg_getter.c \ |
Madhukar Pappireddy | ae9677b | 2020-01-27 13:37:51 -0600 | [diff] [blame] | 314 | plat/arm/board/fvp/fconf/fconf_hw_config_getter.c |
Madhukar Pappireddy | 02cc3ff | 2020-06-02 09:26:30 -0500 | [diff] [blame] | 315 | |
Chris Kay | e927215 | 2021-09-28 15:52:14 +0100 | [diff] [blame] | 316 | BL31_SOURCES += ${FDT_WRAPPERS_SOURCES} |
| 317 | |
Madhukar Pappireddy | 02cc3ff | 2020-06-02 09:26:30 -0500 | [diff] [blame] | 318 | ifeq (${SEC_INT_DESC_IN_FCONF},1) |
| 319 | BL31_SOURCES += plat/arm/common/fconf/fconf_sec_intr_config.c |
| 320 | endif |
| 321 | |
Madhukar Pappireddy | aa1121f | 2020-03-13 13:00:17 -0500 | [diff] [blame] | 322 | endif |
Madhukar Pappireddy | ae9677b | 2020-01-27 13:37:51 -0600 | [diff] [blame] | 323 | |
Madhukar Pappireddy | 7a554a1 | 2020-08-12 13:18:19 -0500 | [diff] [blame] | 324 | ifeq (${USE_SP804_TIMER},1) |
Alexei Fedorov | 7131d83 | 2019-08-16 14:15:59 +0100 | [diff] [blame] | 325 | BL31_SOURCES += drivers/arm/sp804/sp804_delay_timer.c |
| 326 | else |
| 327 | BL31_SOURCES += drivers/delay_timer/generic_delay_timer.c |
| 328 | endif |
| 329 | |
Soby Mathew | a684e58 | 2018-02-27 11:17:14 +0000 | [diff] [blame] | 330 | # Add the FDT_SOURCES and options for Dynamic Config (only for Unix env) |
| 331 | ifdef UNIX_MK |
Soby Mathew | 5f6412a | 2018-02-08 11:39:38 +0000 | [diff] [blame] | 332 | FVP_HW_CONFIG_DTS := fdts/${FVP_DT_PREFIX}.dts |
Soby Mathew | b681484 | 2018-04-04 09:40:32 +0100 | [diff] [blame] | 333 | FDT_SOURCES += $(addprefix plat/arm/board/fvp/fdts/, \ |
Louis Mayencourt | 6d2b573 | 2019-12-17 13:17:25 +0000 | [diff] [blame] | 334 | ${PLAT}_fw_config.dts \ |
Manish V Badarkhe | 64616a5 | 2020-05-31 08:53:40 +0100 | [diff] [blame] | 335 | ${PLAT}_tb_fw_config.dts \ |
Soby Mathew | b681484 | 2018-04-04 09:40:32 +0100 | [diff] [blame] | 336 | ${PLAT}_soc_fw_config.dts \ |
| 337 | ${PLAT}_nt_fw_config.dts \ |
| 338 | ) |
| 339 | |
Manish V Badarkhe | 64616a5 | 2020-05-31 08:53:40 +0100 | [diff] [blame] | 340 | FVP_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb |
| 341 | FVP_TB_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb |
Soby Mathew | b681484 | 2018-04-04 09:40:32 +0100 | [diff] [blame] | 342 | FVP_SOC_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb |
| 343 | FVP_NT_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb |
| 344 | |
| 345 | ifeq (${SPD},tspd) |
| 346 | FDT_SOURCES += plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts |
| 347 | FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb |
| 348 | |
| 349 | # Add the TOS_FW_CONFIG to FIP and specify the same to certtool |
Anders Dellien | 3f69474 | 2020-08-23 19:32:48 +0100 | [diff] [blame] | 350 | $(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG})) |
Soby Mathew | b681484 | 2018-04-04 09:40:32 +0100 | [diff] [blame] | 351 | endif |
Soby Mathew | 5f6412a | 2018-02-08 11:39:38 +0000 | [diff] [blame] | 352 | |
Harrison Mutai | 1dcaf96 | 2023-08-08 15:10:07 +0100 | [diff] [blame] | 353 | ifeq (${TRANSFER_LIST}, 1) |
| 354 | include lib/transfer_list/transfer_list.mk |
| 355 | endif |
| 356 | |
Achin Gupta | da6ef0e | 2019-10-11 14:54:48 +0100 | [diff] [blame] | 357 | ifeq (${SPD},spmd) |
Olivier Deprez | bcaa068 | 2020-04-01 21:28:26 +0200 | [diff] [blame] | 358 | |
| 359 | ifeq ($(ARM_SPMC_MANIFEST_DTS),) |
| 360 | ARM_SPMC_MANIFEST_DTS := plat/arm/board/fvp/fdts/${PLAT}_spmc_manifest.dts |
| 361 | endif |
| 362 | |
| 363 | FDT_SOURCES += ${ARM_SPMC_MANIFEST_DTS} |
| 364 | FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/$(notdir $(basename ${ARM_SPMC_MANIFEST_DTS})).dtb |
Achin Gupta | da6ef0e | 2019-10-11 14:54:48 +0100 | [diff] [blame] | 365 | |
| 366 | # Add the TOS_FW_CONFIG to FIP and specify the same to certtool |
Anders Dellien | 3f69474 | 2020-08-23 19:32:48 +0100 | [diff] [blame] | 367 | $(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG})) |
Achin Gupta | da6ef0e | 2019-10-11 14:54:48 +0100 | [diff] [blame] | 368 | endif |
| 369 | |
Manish V Badarkhe | 64616a5 | 2020-05-31 08:53:40 +0100 | [diff] [blame] | 370 | # Add the FW_CONFIG to FIP and specify the same to certtool |
Anders Dellien | 3f69474 | 2020-08-23 19:32:48 +0100 | [diff] [blame] | 371 | $(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config,${FVP_FW_CONFIG})) |
Soby Mathew | 5f6412a | 2018-02-08 11:39:38 +0000 | [diff] [blame] | 372 | # Add the TB_FW_CONFIG to FIP and specify the same to certtool |
Anders Dellien | 3f69474 | 2020-08-23 19:32:48 +0100 | [diff] [blame] | 373 | $(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config,${FVP_TB_FW_CONFIG})) |
Soby Mathew | b681484 | 2018-04-04 09:40:32 +0100 | [diff] [blame] | 374 | # Add the SOC_FW_CONFIG to FIP and specify the same to certtool |
Anders Dellien | 3f69474 | 2020-08-23 19:32:48 +0100 | [diff] [blame] | 375 | $(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config,${FVP_SOC_FW_CONFIG})) |
Soby Mathew | b681484 | 2018-04-04 09:40:32 +0100 | [diff] [blame] | 376 | # Add the NT_FW_CONFIG to FIP and specify the same to certtool |
Anders Dellien | 3f69474 | 2020-08-23 19:32:48 +0100 | [diff] [blame] | 377 | $(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config,${FVP_NT_FW_CONFIG})) |
Soby Mathew | 5f6412a | 2018-02-08 11:39:38 +0000 | [diff] [blame] | 378 | |
| 379 | FDT_SOURCES += ${FVP_HW_CONFIG_DTS} |
| 380 | $(eval FVP_HW_CONFIG := ${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS))) |
| 381 | |
| 382 | # Add the HW_CONFIG to FIP and specify the same to certtool |
Anders Dellien | 3f69474 | 2020-08-23 19:32:48 +0100 | [diff] [blame] | 383 | $(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config,${FVP_HW_CONFIG})) |
Soby Mathew | a684e58 | 2018-02-27 11:17:14 +0000 | [diff] [blame] | 384 | endif |
Soby Mathew | 5f6412a | 2018-02-08 11:39:38 +0000 | [diff] [blame] | 385 | |
Dimitris Papastamos | 756b8dc | 2018-05-31 14:10:06 +0100 | [diff] [blame] | 386 | # Enable dynamic mitigation support by default |
| 387 | DYNAMIC_WORKAROUND_CVE_2018_3639 := 1 |
| 388 | |
Andre Przywara | 0b7f1b0 | 2023-03-21 13:53:19 +0000 | [diff] [blame] | 389 | ifneq (${ENABLE_FEAT_AMU},0) |
John Tsichritzis | fe6df39 | 2019-03-19 17:20:52 +0000 | [diff] [blame] | 390 | BL31_SOURCES += lib/cpus/aarch64/cpuamu.c \ |
Dimitris Papastamos | 0b00f8a | 2018-02-14 10:00:06 +0000 | [diff] [blame] | 391 | lib/cpus/aarch64/cpuamu_helpers.S |
John Tsichritzis | fe6df39 | 2019-03-19 17:20:52 +0000 | [diff] [blame] | 392 | |
| 393 | ifeq (${HW_ASSISTED_COHERENCY}, 1) |
| 394 | BL31_SOURCES += lib/cpus/aarch64/cortex_a75_pubsub.c \ |
| 395 | lib/cpus/aarch64/neoverse_n1_pubsub.c |
| 396 | endif |
Dimitris Papastamos | d7e2e9e | 2017-12-11 11:45:35 +0000 | [diff] [blame] | 397 | endif |
| 398 | |
Manish Pandey | f90a73c | 2023-10-10 15:42:19 +0100 | [diff] [blame] | 399 | ifeq (${HANDLE_EA_EL3_FIRST_NS},1) |
Madhukar Pappireddy | e17c82a | 2024-01-10 14:01:37 -0600 | [diff] [blame] | 400 | ifeq (${ENABLE_FEAT_RAS},1) |
| 401 | ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP},1) |
| 402 | BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_lsp_ras_sp.c |
| 403 | else |
| 404 | BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ras.c |
| 405 | endif |
| 406 | else |
| 407 | BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ea.c |
| 408 | endif |
Jeenu Viswambharan | a490fe0 | 2018-06-08 08:44:36 +0100 | [diff] [blame] | 409 | endif |
| 410 | |
Douglas Raillard | 306593d | 2017-02-24 18:14:15 +0000 | [diff] [blame] | 411 | ifneq (${ENABLE_STACK_PROTECTOR},0) |
| 412 | PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_stack_protector.c |
| 413 | endif |
| 414 | |
Antonio Nino Diaz | 4e6408c | 2019-01-23 16:23:07 +0000 | [diff] [blame] | 415 | # Enable the dynamic translation tables library. |
Arvind Ram Prakash | 11b9b49 | 2022-11-22 14:41:00 -0600 | [diff] [blame] | 416 | ifeq ($(filter 1,${RESET_TO_BL2} ${ARM_XLAT_TABLES_LIB_V1}),) |
Manish V Badarkhe | 86854e7 | 2022-03-15 16:05:58 +0000 | [diff] [blame] | 417 | ifeq (${ARCH},aarch32) |
Masahiro Yamada | 1adc5f5 | 2020-04-01 14:28:24 +0900 | [diff] [blame] | 418 | BL32_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC |
Manish V Badarkhe | 86854e7 | 2022-03-15 16:05:58 +0000 | [diff] [blame] | 419 | else # AArch64 |
Masahiro Yamada | 1adc5f5 | 2020-04-01 14:28:24 +0900 | [diff] [blame] | 420 | BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC |
Antonio Nino Diaz | 60ef675 | 2019-02-12 13:32:03 +0000 | [diff] [blame] | 421 | endif |
Antonio Nino Diaz | 4e6408c | 2019-01-23 16:23:07 +0000 | [diff] [blame] | 422 | endif |
| 423 | |
Petre-Ionut Tudor | e5a6fef | 2019-11-07 15:18:03 +0000 | [diff] [blame] | 424 | ifeq (${ALLOW_RO_XLAT_TABLES}, 1) |
| 425 | ifeq (${ARCH},aarch32) |
Masahiro Yamada | 1adc5f5 | 2020-04-01 14:28:24 +0900 | [diff] [blame] | 426 | BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES |
Petre-Ionut Tudor | e5a6fef | 2019-11-07 15:18:03 +0000 | [diff] [blame] | 427 | else # AArch64 |
Masahiro Yamada | 1adc5f5 | 2020-04-01 14:28:24 +0900 | [diff] [blame] | 428 | BL31_CPPFLAGS += -DPLAT_RO_XLAT_TABLES |
Petre-Ionut Tudor | e5a6fef | 2019-11-07 15:18:03 +0000 | [diff] [blame] | 429 | ifeq (${SPD},tspd) |
Masahiro Yamada | 1adc5f5 | 2020-04-01 14:28:24 +0900 | [diff] [blame] | 430 | BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES |
Petre-Ionut Tudor | e5a6fef | 2019-11-07 15:18:03 +0000 | [diff] [blame] | 431 | endif |
| 432 | endif |
| 433 | endif |
| 434 | |
Ambroise Vincent | 9660dc1 | 2019-07-12 13:47:03 +0100 | [diff] [blame] | 435 | ifeq (${USE_DEBUGFS},1) |
Masahiro Yamada | 1adc5f5 | 2020-04-01 14:28:24 +0900 | [diff] [blame] | 436 | BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC |
Ambroise Vincent | 9660dc1 | 2019-07-12 13:47:03 +0100 | [diff] [blame] | 437 | endif |
| 438 | |
Soby Mathew | 3b5156e | 2017-10-05 12:27:33 +0100 | [diff] [blame] | 439 | # Add support for platform supplied linker script for BL31 build |
| 440 | $(eval $(call add_define,PLAT_EXTRA_LD_SCRIPT)) |
| 441 | |
Arvind Ram Prakash | 11b9b49 | 2022-11-22 14:41:00 -0600 | [diff] [blame] | 442 | ifneq (${RESET_TO_BL2}, 0) |
Roberto Vargas | 9f41248 | 2018-01-16 10:35:23 +0000 | [diff] [blame] | 443 | override BL1_SOURCES = |
| 444 | endif |
| 445 | |
Juan Castillo | 31a68f0 | 2015-04-14 12:49:03 +0100 | [diff] [blame] | 446 | include plat/arm/board/common/board_common.mk |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 447 | include plat/arm/common/arm_common.mk |
Soby Mathew | 45e39e2 | 2018-03-26 15:16:46 +0100 | [diff] [blame] | 448 | |
Alexei Fedorov | 61369a2 | 2020-07-13 14:59:02 +0100 | [diff] [blame] | 449 | ifeq (${MEASURED_BOOT},1) |
Manish V Badarkhe | a74d963 | 2021-09-14 23:12:42 +0100 | [diff] [blame] | 450 | BL1_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \ |
Tamas Ban | b0f8325 | 2022-02-11 09:49:36 +0100 | [diff] [blame] | 451 | plat/arm/board/fvp/fvp_bl1_measured_boot.c \ |
| 452 | lib/psa/measured_boot.c |
| 453 | |
Manish V Badarkhe | a74d963 | 2021-09-14 23:12:42 +0100 | [diff] [blame] | 454 | BL2_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \ |
Tamas Ban | b0f8325 | 2022-02-11 09:49:36 +0100 | [diff] [blame] | 455 | plat/arm/board/fvp/fvp_bl2_measured_boot.c \ |
| 456 | lib/psa/measured_boot.c |
Alexei Fedorov | 61369a2 | 2020-07-13 14:59:02 +0100 | [diff] [blame] | 457 | endif |
| 458 | |
Lucian Paul-Trifu | 5ee4f4e | 2022-06-22 18:45:30 +0100 | [diff] [blame] | 459 | ifeq (${DRTM_SUPPORT}, 1) |
Manish V Badarkhe | fcfe431 | 2022-07-12 21:48:04 +0100 | [diff] [blame] | 460 | BL31_SOURCES += plat/arm/board/fvp/fvp_drtm_addr.c \ |
| 461 | plat/arm/board/fvp/fvp_drtm_dma_prot.c \ |
| 462 | plat/arm/board/fvp/fvp_drtm_err.c \ |
johpow01 | baa3e6c | 2022-03-11 17:50:58 -0600 | [diff] [blame] | 463 | plat/arm/board/fvp/fvp_drtm_measurement.c \ |
| 464 | plat/arm/board/fvp/fvp_drtm_stub.c \ |
Manish V Badarkhe | fcfe431 | 2022-07-12 21:48:04 +0100 | [diff] [blame] | 465 | plat/arm/common/arm_dyn_cfg.c \ |
| 466 | plat/arm/board/fvp/fvp_err.c |
Lucian Paul-Trifu | 5ee4f4e | 2022-06-22 18:45:30 +0100 | [diff] [blame] | 467 | endif |
| 468 | |
Manish V Badarkhe | eba13bd | 2022-01-08 23:08:02 +0000 | [diff] [blame] | 469 | ifeq (${TRUSTED_BOARD_BOOT}, 1) |
| 470 | BL1_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c |
| 471 | BL2_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c |
| 472 | |
Soby Mathew | 45e39e2 | 2018-03-26 15:16:46 +0100 | [diff] [blame] | 473 | # FVP being a development platform, enable capability to disable Authentication |
Antonio Nino Diaz | 05f4957 | 2018-09-25 11:37:23 +0100 | [diff] [blame] | 474 | # dynamically if TRUSTED_BOARD_BOOT is set. |
Max Shvetsov | 06dba29 | 2019-12-06 11:50:12 +0000 | [diff] [blame] | 475 | DYN_DISABLE_AUTH := 1 |
Soby Mathew | 45e39e2 | 2018-03-26 15:16:46 +0100 | [diff] [blame] | 476 | endif |
Manish V Badarkhe | 2d49ef3 | 2021-08-24 14:42:35 +0100 | [diff] [blame] | 477 | |
Marc Bonnici | c66fc1b | 2021-12-16 18:31:02 +0000 | [diff] [blame] | 478 | ifeq (${SPMC_AT_EL3}, 1) |
| 479 | PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_el3_spmc.c |
| 480 | endif |
Wing Li | 05364b9 | 2023-01-26 18:33:43 -0800 | [diff] [blame] | 481 | |
| 482 | PSCI_OS_INIT_MODE := 1 |
Manish Pandey | 03d8749 | 2023-04-24 10:46:21 +0100 | [diff] [blame] | 483 | |
Manish Pandey | c25ab02 | 2023-04-24 14:58:55 +0100 | [diff] [blame] | 484 | ifeq (${SPD},spmd) |
| 485 | BL31_SOURCES += plat/arm/board/fvp/fvp_spmd.c |
| 486 | endif |
| 487 | |
| 488 | # Test specific macros, keep them at bottom of this file |
Manish Pandey | 03d8749 | 2023-04-24 10:46:21 +0100 | [diff] [blame] | 489 | $(eval $(call add_define,PLATFORM_TEST_EA_FFH)) |
| 490 | ifeq (${PLATFORM_TEST_EA_FFH}, 1) |
Manish Pandey | f90a73c | 2023-10-10 15:42:19 +0100 | [diff] [blame] | 491 | ifeq (${FFH_SUPPORT}, 0) |
| 492 | $(error "PLATFORM_TEST_EA_FFH expects FFH_SUPPORT to be 1") |
Manish Pandey | 03d8749 | 2023-04-24 10:46:21 +0100 | [diff] [blame] | 493 | endif |
Manish Pandey | f90a73c | 2023-10-10 15:42:19 +0100 | [diff] [blame] | 494 | |
Manish Pandey | 03d8749 | 2023-04-24 10:46:21 +0100 | [diff] [blame] | 495 | endif |
Madhukar Pappireddy | 042043b | 2023-03-02 16:33:25 -0600 | [diff] [blame] | 496 | |
Manish Pandey | c25ab02 | 2023-04-24 14:58:55 +0100 | [diff] [blame] | 497 | $(eval $(call add_define,PLATFORM_TEST_RAS_FFH)) |
| 498 | ifeq (${PLATFORM_TEST_RAS_FFH}, 1) |
Manish Pandey | f90a73c | 2023-10-10 15:42:19 +0100 | [diff] [blame] | 499 | ifeq (${ENABLE_FEAT_RAS}, 0) |
| 500 | $(error "PLATFORM_TEST_RAS_FFH expects ENABLE_FEAT_RAS to be 1") |
| 501 | endif |
| 502 | ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0) |
| 503 | $(error "PLATFORM_TEST_RAS_FFH expects HANDLE_EA_EL3_FIRST_NS to be 1") |
Manish Pandey | c25ab02 | 2023-04-24 14:58:55 +0100 | [diff] [blame] | 504 | endif |
Madhukar Pappireddy | 042043b | 2023-03-02 16:33:25 -0600 | [diff] [blame] | 505 | endif |
Sona Mathew | d28f855 | 2023-03-14 17:58:13 -0500 | [diff] [blame] | 506 | |
Madhukar Pappireddy | e17c82a | 2024-01-10 14:01:37 -0600 | [diff] [blame] | 507 | $(eval $(call add_define,PLATFORM_TEST_FFH_LSP_RAS_SP)) |
| 508 | ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP}, 1) |
| 509 | ifeq (${PLATFORM_TEST_RAS_FFH}, 1) |
| 510 | $(error "PLATFORM_TEST_RAS_FFH is incompatible with PLATFORM_TEST_FFH_LSP_RAS_SP") |
| 511 | endif |
| 512 | ifeq (${ENABLE_SPMD_LP}, 0) |
| 513 | $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_SPMD_LP to be 1") |
| 514 | endif |
| 515 | ifeq (${ENABLE_FEAT_RAS}, 0) |
| 516 | $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_FEAT_RAS to be 1") |
| 517 | endif |
| 518 | ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0) |
| 519 | $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects HANDLE_EA_EL3_FIRST_NS to be 1") |
| 520 | endif |
| 521 | endif |
| 522 | |
Sona Mathew | d28f855 | 2023-03-14 17:58:13 -0500 | [diff] [blame] | 523 | ifeq (${ERRATA_ABI_SUPPORT}, 1) |
| 524 | include plat/arm/board/fvp/fvp_cpu_errata.mk |
| 525 | endif |
Madhukar Pappireddy | 3b228e1 | 2023-08-24 16:57:22 -0500 | [diff] [blame] | 526 | |
| 527 | # Build macro necessary for running SPM tests on FVP platform |
| 528 | $(eval $(call add_define,PLAT_TEST_SPM)) |