blob: 9d3c031337450a302195fd5f1ccb97ea5318cc98 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Manish V Badarkhee40334d2021-01-23 10:55:12 +00002 * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8
9#include <common/debug.h>
10#include <drivers/arm/cci.h>
11#include <drivers/arm/ccn.h>
12#include <drivers/arm/gicv2.h>
Alexei Fedorov7131d832019-08-16 14:15:59 +010013#include <drivers/arm/sp804_delay_timer.h>
14#include <drivers/generic_delay_timer.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <lib/mmio.h>
Manish V Badarkhea637c3f2020-08-04 17:09:10 +010016#include <lib/smccc.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <lib/xlat_tables/xlat_tables_compat.h>
Antonio Nino Diaza320ecd2019-01-15 14:19:50 +000018#include <platform_def.h>
Manish V Badarkhea637c3f2020-08-04 17:09:10 +010019#include <services/arm_arch_svc.h>
Olivier Deprez21cf3602020-07-30 17:18:33 +020020#if SPM_MM
Paul Beesley45f40282019-10-15 10:57:42 +000021#include <services/spm_mm_partition.h>
Olivier Deprez21cf3602020-07-30 17:18:33 +020022#endif
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000023
Manish V Badarkhea637c3f2020-08-04 17:09:10 +010024#include <plat/arm/common/arm_config.h>
25#include <plat/arm/common/plat_arm.h>
26#include <plat/common/platform.h>
27
Roberto Vargas2ca18d92018-02-12 12:36:17 +000028#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010029
Achin Gupta1fa7eb62015-11-03 14:18:34 +000030/* Defines for GIC Driver build time selection */
31#define FVP_GICV2 1
32#define FVP_GICV3 2
Achin Gupta1fa7eb62015-11-03 14:18:34 +000033
Achin Gupta4f6ad662013-10-25 09:08:21 +010034/*******************************************************************************
Dan Handley2b6b5742015-03-19 19:17:53 +000035 * arm_config holds the characteristics of the differences between the three FVP
36 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
Vikram Kanigirifbb13012016-02-15 11:54:14 +000037 * at each boot stage by the primary before enabling the MMU (to allow
38 * interconnect configuration) & used thereafter. Each BL will have its own copy
39 * to allow independent operation.
Achin Gupta4f6ad662013-10-25 09:08:21 +010040 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +000041arm_config_t arm_config;
Soby Mathewb08bc042014-09-03 17:48:44 +010042
43#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
44 DEVICE0_SIZE, \
45 MT_DEVICE | MT_RW | MT_SECURE)
46
47#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
48 DEVICE1_SIZE, \
49 MT_DEVICE | MT_RW | MT_SECURE)
50
Manish V Badarkheb24c6372021-01-24 03:26:50 +000051#if FVP_GICR_REGION_PROTECTION
52#define MAP_GICD_MEM MAP_REGION_FLAT(BASE_GICD_BASE, \
53 BASE_GICD_SIZE, \
54 MT_DEVICE | MT_RW | MT_SECURE)
55
56/* Map all core's redistributor memory as read-only. After boots up,
57 * per-core map its redistributor memory as read-write */
58#define MAP_GICR_MEM MAP_REGION_FLAT(BASE_GICR_BASE, \
59 (BASE_GICR_SIZE * PLATFORM_CORE_COUNT),\
60 MT_DEVICE | MT_RO | MT_SECURE)
61#endif /* FVP_GICR_REGION_PROTECTION */
62
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010063/*
64 * Need to be mapped with write permissions in order to set a new non-volatile
65 * counter value.
66 */
Juan Castillo31a68f02015-04-14 12:49:03 +010067#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
68 DEVICE2_SIZE, \
Antonio Nino Diaz9d602fe2016-05-20 14:14:16 +010069 MT_DEVICE | MT_RW | MT_SECURE)
Juan Castillo31a68f02015-04-14 12:49:03 +010070
Jon Medhurstb1eb0932014-02-26 16:27:53 +000071/*
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010072 * Table of memory regions for various BL stages to map using the MMU.
Roberto Vargas344ff022018-10-19 16:44:18 +010073 * This doesn't include Trusted SRAM as setup_page_tables() already takes care
74 * of mapping it.
Jon Medhurstb1eb0932014-02-26 16:27:53 +000075 */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090076#ifdef IMAGE_BL1
Dan Handley2b6b5742015-03-19 19:17:53 +000077const mmap_region_t plat_arm_mmap[] = {
78 ARM_MAP_SHARED_RAM,
Manish V Badarkhe76bf27b2021-06-16 16:50:43 +010079 V2M_MAP_FLASH0_RO,
Dan Handley2b6b5742015-03-19 19:17:53 +000080 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010081 MAP_DEVICE0,
Manish V Badarkhee40334d2021-01-23 10:55:12 +000082#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Soby Mathewb08bc042014-09-03 17:48:44 +010083 MAP_DEVICE1,
Manish V Badarkhee40334d2021-01-23 10:55:12 +000084#endif
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010085#if TRUSTED_BOARD_BOOT
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010086 /* To access the Root of Trust Public Key registers. */
87 MAP_DEVICE2,
88 /* Map DRAM to authenticate NS_BL2U image. */
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010089 ARM_MAP_NS_DRAM1,
90#endif
Soby Mathewb08bc042014-09-03 17:48:44 +010091 {0}
92};
93#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090094#ifdef IMAGE_BL2
Dan Handley2b6b5742015-03-19 19:17:53 +000095const mmap_region_t plat_arm_mmap[] = {
96 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010097 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000098 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010099 MAP_DEVICE0,
Manish V Badarkhee40334d2021-01-23 10:55:12 +0000100#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Soby Mathewb08bc042014-09-03 17:48:44 +0100101 MAP_DEVICE1,
Manish V Badarkhee40334d2021-01-23 10:55:12 +0000102#endif
Dan Handley2b6b5742015-03-19 19:17:53 +0000103 ARM_MAP_NS_DRAM1,
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700104#ifdef __aarch64__
Roberto Vargasf8fda102017-08-08 11:27:20 +0100105 ARM_MAP_DRAM2,
106#endif
Achin Guptae97351d2019-10-11 15:15:19 +0100107#if defined(SPD_spmd)
108 ARM_MAP_TRUSTED_DRAM,
109#endif
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +0100110#ifdef SPD_tspd
Dan Handley2b6b5742015-03-19 19:17:53 +0000111 ARM_MAP_TSP_SEC_MEM,
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +0100112#endif
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +0100113#if TRUSTED_BOARD_BOOT
114 /* To access the Root of Trust Public Key registers. */
115 MAP_DEVICE2,
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100116#if !BL2_AT_EL3
John Tsichritzisc34341a2018-07-30 13:41:52 +0100117 ARM_MAP_BL1_RW,
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100118#endif
John Tsichritzisc34341a2018-07-30 13:41:52 +0100119#endif /* TRUSTED_BOARD_BOOT */
Paul Beesleyfe975b42019-09-16 11:29:03 +0000120#if SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000121 ARM_SP_IMAGE_MMAP,
122#endif
David Wang0ba499f2016-03-07 11:02:57 +0800123#if ARM_BL31_IN_DRAM
124 ARM_MAP_BL31_SEC_DRAM,
125#endif
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200126#ifdef SPD_opteed
Soby Mathew874fc9e2017-09-01 13:43:50 +0100127 ARM_MAP_OPTEE_CORE_MEM,
Jens Wiklander0814c6a2017-08-25 10:07:20 +0200128 ARM_OPTEE_PAGEABLE_LOAD_MEM,
129#endif
Soby Mathewb08bc042014-09-03 17:48:44 +0100130 {0}
131};
132#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900133#ifdef IMAGE_BL2U
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100134const mmap_region_t plat_arm_mmap[] = {
135 MAP_DEVICE0,
136 V2M_MAP_IOFPGA,
137 {0}
138};
139#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900140#ifdef IMAGE_BL31
Dan Handley2b6b5742015-03-19 19:17:53 +0000141const mmap_region_t plat_arm_mmap[] = {
142 ARM_MAP_SHARED_RAM,
Ambroise Vincent9660dc12019-07-12 13:47:03 +0100143#if USE_DEBUGFS
144 /* Required by devfip, can be removed if devfip is not used */
145 V2M_MAP_FLASH0_RW,
146#endif /* USE_DEBUGFS */
Soby Mathew9ca28062017-10-11 16:08:58 +0100147 ARM_MAP_EL3_TZC_DRAM,
Dan Handley2b6b5742015-03-19 19:17:53 +0000148 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100149 MAP_DEVICE0,
Manish V Badarkheb24c6372021-01-24 03:26:50 +0000150#if FVP_GICR_REGION_PROTECTION
151 MAP_GICD_MEM,
152 MAP_GICR_MEM,
153#else
Soby Mathewb08bc042014-09-03 17:48:44 +0100154 MAP_DEVICE1,
Manish V Badarkheb24c6372021-01-24 03:26:50 +0000155#endif /* FVP_GICR_REGION_PROTECTION */
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100156 ARM_V2M_MAP_MEM_PROTECT,
Paul Beesleyfe975b42019-09-16 11:29:03 +0000157#if SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000158 ARM_SPM_BUF_EL3_MMAP,
159#endif
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600160 /* Required by fconf APIs to read HW_CONFIG dtb loaded into DRAM */
Madhukar Pappireddyaa1121f2020-03-13 13:00:17 -0500161 ARM_DTB_DRAM_NS,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000162 {0}
163};
164
Paul Beesleyfe975b42019-09-16 11:29:03 +0000165#if defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000166const mmap_region_t plat_arm_secure_partition_mmap[] = {
167 V2M_MAP_IOFPGA_EL0, /* for the UART */
Sandrine Bailleux4808f8b2018-01-12 15:50:12 +0100168 MAP_REGION_FLAT(DEVICE0_BASE, \
169 DEVICE0_SIZE, \
170 MT_DEVICE | MT_RO | MT_SECURE | MT_USER),
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000171 ARM_SP_IMAGE_MMAP,
172 ARM_SP_IMAGE_NS_BUF_MMAP,
173 ARM_SP_IMAGE_RW_MMAP,
174 ARM_SPM_BUF_EL0_MMAP,
Soby Mathewb08bc042014-09-03 17:48:44 +0100175 {0}
176};
177#endif
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000178#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900179#ifdef IMAGE_BL32
Dan Handley2b6b5742015-03-19 19:17:53 +0000180const mmap_region_t plat_arm_mmap[] = {
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700181#ifndef __aarch64__
Soby Mathew0d268dc2016-07-11 14:13:56 +0100182 ARM_MAP_SHARED_RAM,
Joel Hutton10503cc2018-03-15 11:33:44 +0000183 ARM_V2M_MAP_MEM_PROTECT,
Soby Mathew0d268dc2016-07-11 14:13:56 +0100184#endif
Dan Handley2b6b5742015-03-19 19:17:53 +0000185 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100186 MAP_DEVICE0,
187 MAP_DEVICE1,
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600188 /* Required by fconf APIs to read HW_CONFIG dtb loaded into DRAM */
Madhukar Pappireddyaa1121f2020-03-13 13:00:17 -0500189 ARM_DTB_DRAM_NS,
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000190 {0}
191};
Soby Mathewb08bc042014-09-03 17:48:44 +0100192#endif
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000193
Dan Handley2b6b5742015-03-19 19:17:53 +0000194ARM_CASSERT_MMAP
Soby Mathew13ee9682015-01-22 11:22:22 +0000195
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100196#if FVP_INTERCONNECT_DRIVER != FVP_CCN
197static const int fvp_cci400_map[] = {
198 PLAT_FVP_CCI400_CLUS0_SL_PORT,
199 PLAT_FVP_CCI400_CLUS1_SL_PORT,
200};
201
202static const int fvp_cci5xx_map[] = {
203 PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
204 PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
205};
206
207static unsigned int get_interconnect_master(void)
208{
209 unsigned int master;
210 u_register_t mpidr;
211
212 mpidr = read_mpidr_el1();
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000213 master = ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) ?
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100214 MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
215
216 assert(master < FVP_CLUSTER_COUNT);
217 return master;
218}
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000219#endif
220
Paul Beesleyfe975b42019-09-16 11:29:03 +0000221#if defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000222/*
223 * Boot information passed to a secure partition during initialisation. Linear
224 * indices in MP information will be filled at runtime.
225 */
Paul Beesley45f40282019-10-15 10:57:42 +0000226static spm_mm_mp_info_t sp_mp_info[] = {
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000227 [0] = {0x80000000, 0},
228 [1] = {0x80000001, 0},
229 [2] = {0x80000002, 0},
230 [3] = {0x80000003, 0},
231 [4] = {0x80000100, 0},
232 [5] = {0x80000101, 0},
233 [6] = {0x80000102, 0},
234 [7] = {0x80000103, 0},
235};
236
Paul Beesley45f40282019-10-15 10:57:42 +0000237const spm_mm_boot_info_t plat_arm_secure_partition_boot_info = {
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000238 .h.type = PARAM_SP_IMAGE_BOOT_INFO,
239 .h.version = VERSION_1,
Paul Beesley45f40282019-10-15 10:57:42 +0000240 .h.size = sizeof(spm_mm_boot_info_t),
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000241 .h.attr = 0,
242 .sp_mem_base = ARM_SP_IMAGE_BASE,
243 .sp_mem_limit = ARM_SP_IMAGE_LIMIT,
244 .sp_image_base = ARM_SP_IMAGE_BASE,
245 .sp_stack_base = PLAT_SP_IMAGE_STACK_BASE,
246 .sp_heap_base = ARM_SP_IMAGE_HEAP_BASE,
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +0100247 .sp_ns_comm_buf_base = PLAT_SP_IMAGE_NS_BUF_BASE,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000248 .sp_shared_buf_base = PLAT_SPM_BUF_BASE,
249 .sp_image_size = ARM_SP_IMAGE_SIZE,
250 .sp_pcpu_stack_size = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
251 .sp_heap_size = ARM_SP_IMAGE_HEAP_SIZE,
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +0100252 .sp_ns_comm_buf_size = PLAT_SP_IMAGE_NS_BUF_SIZE,
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000253 .sp_shared_buf_size = PLAT_SPM_BUF_SIZE,
254 .num_sp_mem_regions = ARM_SP_IMAGE_NUM_MEM_REGIONS,
255 .num_cpus = PLATFORM_CORE_COUNT,
256 .mp_info = &sp_mp_info[0],
257};
258
259const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
260{
261 return plat_arm_secure_partition_mmap;
262}
263
Paul Beesley45f40282019-10-15 10:57:42 +0000264const struct spm_mm_boot_info *plat_get_secure_partition_boot_info(
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000265 void *cookie)
266{
267 return &plat_arm_secure_partition_boot_info;
268}
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100269#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100270
Achin Gupta4f6ad662013-10-25 09:08:21 +0100271/*******************************************************************************
272 * A single boot loader stack is expected to work on both the Foundation FVP
273 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
274 * SYS_ID register provides a mechanism for detecting the differences between
275 * these platforms. This information is stored in a per-BL array to allow the
276 * code to take the correct path.Per BL platform configuration.
277 ******************************************************************************/
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100278void __init fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100279{
Soby Mathew8e2f2872014-08-14 12:49:05 +0100280 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100281
Dan Handley2b6b5742015-03-19 19:17:53 +0000282 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
283 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
284 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
285 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
286 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100287
Andrew Thoelke960347d2014-06-26 14:27:26 +0100288 if (arch != ARCH_MODEL) {
289 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000290 panic();
Andrew Thoelke960347d2014-06-26 14:27:26 +0100291 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100292
293 /*
294 * The build field in the SYS_ID tells which variant of the GIC
295 * memory is implemented by the model.
296 */
297 switch (bld) {
298 case BLD_GIC_VE_MMAP:
Soby Mathewcf022c52016-01-13 17:06:00 +0000299 ERROR("Legacy Versatile Express memory map for GIC peripheral"
300 " is not supported\n");
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000301 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100302 break;
303 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100304 break;
305 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100306 ERROR("Unsupported board build %x\n", bld);
307 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100308 }
309
310 /*
311 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
312 * for the Foundation FVP.
313 */
314 switch (hbi) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000315 case HBI_FOUNDATION_FVP:
Dan Handley2b6b5742015-03-19 19:17:53 +0000316 arm_config.flags = 0;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100317
318 /*
319 * Check for supported revisions of Foundation FVP
320 * Allow future revisions to run but emit warning diagnostic
321 */
322 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000323 case REV_FOUNDATION_FVP_V2_0:
324 case REV_FOUNDATION_FVP_V2_1:
325 case REV_FOUNDATION_FVP_v9_1:
Sandrine Bailleux8b33d702016-09-22 09:46:50 +0100326 case REV_FOUNDATION_FVP_v9_6:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100327 break;
328 default:
329 WARN("Unrecognized Foundation FVP revision %x\n", rev);
330 break;
331 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100332 break;
Dan Handley2b6b5742015-03-19 19:17:53 +0000333 case HBI_BASE_FVP:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100334 arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100335
336 /*
337 * Check for supported revisions
338 * Allow future revisions to run but emit warning diagnostic
339 */
340 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000341 case REV_BASE_FVP_V0:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100342 arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
343 break;
344 case REV_BASE_FVP_REVC:
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100345 arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100346 ARM_CONFIG_FVP_HAS_CCI5XX);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100347 break;
348 default:
349 WARN("Unrecognized Base FVP revision %x\n", rev);
350 break;
351 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100352 break;
353 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100354 ERROR("Unsupported board HBI number 0x%x\n", hbi);
355 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100356 }
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100357
358 /*
359 * We assume that the presence of MT bit, and therefore shifted
360 * affinities, is uniform across the platform: either all CPUs, or no
361 * CPUs implement it.
362 */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000363 if ((read_mpidr_el1() & MPIDR_MT_MASK) != 0U)
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100364 arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100365}
Vikram Kanigiri96377452014-04-24 11:02:16 +0100366
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000367
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100368void __init fvp_interconnect_init(void)
Vikram Kanigiri96377452014-04-24 11:02:16 +0100369{
Soby Mathew7356b1e2016-03-24 10:12:42 +0000370#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100371 if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000372 ERROR("Unrecognized CCN variant detected. Only CCN-502 is supported");
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100373 panic();
374 }
375
376 plat_arm_interconnect_init();
377#else
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000378 uintptr_t cci_base = 0U;
379 const int *cci_map = NULL;
380 unsigned int map_size = 0U;
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100381
382 /* Initialize the right interconnect */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000383 if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100384 cci_base = PLAT_FVP_CCI5XX_BASE;
385 cci_map = fvp_cci5xx_map;
386 map_size = ARRAY_SIZE(fvp_cci5xx_map);
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000387 } else if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100388 cci_base = PLAT_FVP_CCI400_BASE;
389 cci_map = fvp_cci400_map;
390 map_size = ARRAY_SIZE(fvp_cci400_map);
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000391 } else {
392 return;
Soby Mathew7356b1e2016-03-24 10:12:42 +0000393 }
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100394
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000395 assert(cci_base != 0U);
396 assert(cci_map != NULL);
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100397 cci_init(cci_base, cci_map, map_size);
398#endif
Dan Handleybe234f92014-08-04 16:11:15 +0100399}
400
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000401void fvp_interconnect_enable(void)
Dan Handleybe234f92014-08-04 16:11:15 +0100402{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100403#if FVP_INTERCONNECT_DRIVER == FVP_CCN
404 plat_arm_interconnect_enter_coherency();
405#else
406 unsigned int master;
407
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000408 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
409 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100410 master = get_interconnect_master();
411 cci_enable_snoop_dvm_reqs(master);
412 }
413#endif
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000414}
415
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000416void fvp_interconnect_disable(void)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000417{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100418#if FVP_INTERCONNECT_DRIVER == FVP_CCN
419 plat_arm_interconnect_exit_coherency();
420#else
421 unsigned int master;
422
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000423 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
424 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100425 master = get_interconnect_master();
426 cci_disable_snoop_dvm_reqs(master);
427 }
428#endif
Vikram Kanigiri96377452014-04-24 11:02:16 +0100429}
John Tsichritzisc34341a2018-07-30 13:41:52 +0100430
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100431#if TRUSTED_BOARD_BOOT
John Tsichritzisc34341a2018-07-30 13:41:52 +0100432int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size)
433{
434 assert(heap_addr != NULL);
435 assert(heap_size != NULL);
436
437 return arm_get_mbedtls_heap(heap_addr, heap_size);
438}
439#endif
Alexei Fedorov7131d832019-08-16 14:15:59 +0100440
441void fvp_timer_init(void)
442{
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500443#if USE_SP804_TIMER
Alexei Fedorov7131d832019-08-16 14:15:59 +0100444 /* Enable the clock override for SP804 timer 0, which means that no
445 * clock dividers are applied and the raw (35MHz) clock will be used.
446 */
447 mmio_write_32(V2M_SP810_BASE, FVP_SP810_CTRL_TIM0_OV);
448
449 /* Initialize delay timer driver using SP804 dual timer 0 */
450 sp804_timer_init(V2M_SP804_TIMER0_BASE,
451 SP804_TIMER_CLKMULT, SP804_TIMER_CLKDIV);
452#else
453 generic_delay_timer_init();
454
455 /* Enable System level generic timer */
456 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
457 CNTCR_FCREQ(0U) | CNTCR_EN);
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500458#endif /* USE_SP804_TIMER */
Alexei Fedorov7131d832019-08-16 14:15:59 +0100459}
Manish V Badarkhea637c3f2020-08-04 17:09:10 +0100460
461/*****************************************************************************
462 * plat_is_smccc_feature_available() - This function checks whether SMCCC
463 * feature is availabile for platform.
464 * @fid: SMCCC function id
465 *
466 * Return SMC_ARCH_CALL_SUCCESS if SMCCC feature is available and
467 * SMC_ARCH_CALL_NOT_SUPPORTED otherwise.
468 *****************************************************************************/
469int32_t plat_is_smccc_feature_available(u_register_t fid)
470{
471 switch (fid) {
472 case SMCCC_ARCH_SOC_ID:
473 return SMC_ARCH_CALL_SUCCESS;
474 default:
475 return SMC_ARCH_CALL_NOT_SUPPORTED;
476 }
477}
478
479/* Get SOC version */
480int32_t plat_get_soc_version(void)
481{
482 return (int32_t)
Yann Gautieree050772021-05-20 14:57:34 +0200483 (SOC_ID_SET_JEP_106(ARM_SOC_CONTINUATION_CODE,
484 ARM_SOC_IDENTIFICATION_CODE) |
485 (FVP_SOC_ID & SOC_ID_IMPL_DEF_MASK));
Manish V Badarkhea637c3f2020-08-04 17:09:10 +0100486}
487
488/* Get SOC revision */
489int32_t plat_get_soc_revision(void)
490{
491 unsigned int sys_id;
492
493 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
Yann Gautieree050772021-05-20 14:57:34 +0200494 return (int32_t)(((sys_id >> V2M_SYS_ID_REV_SHIFT) &
495 V2M_SYS_ID_REV_MASK) & SOC_ID_REV_MASK);
Manish V Badarkhea637c3f2020-08-04 17:09:10 +0100496}