blob: 3b638e414cc08be103e62c6172a60c327bb2ac12 [file] [log] [blame]
Ryan Harkin25cff832014-01-13 12:37:03 +00001#
Madhukar Pappireddye17c82a2024-01-10 14:01:37 -06002# Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Ryan Harkin25cff832014-01-13 12:37:03 +00003#
dp-armfa3cf0b2017-05-03 09:38:09 +01004# SPDX-License-Identifier: BSD-3-Clause
Ryan Harkin25cff832014-01-13 12:37:03 +00005#
6
Chris Kaye9272152021-09-28 15:52:14 +01007include common/fdt_wrappers.mk
8
Soby Mathewb6f3b1f2016-04-07 17:40:04 +01009# Use the GICv3 driver on the FVP by default
Govindraj Rajae07b77f2024-04-24 13:36:11 -050010FVP_USE_GIC_DRIVER := FVP_GICV3
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000011
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000012# Default cluster count for FVP
Govindraj Rajae07b77f2024-04-24 13:36:11 -050013FVP_CLUSTER_COUNT := 2
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000014
Jeenu Viswambharan75421132018-01-31 14:52:08 +000015# Default number of CPUs per cluster on FVP
16FVP_MAX_CPUS_PER_CLUSTER := 4
17
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000018# Default number of threads per CPU on FVP
Govindraj Rajae07b77f2024-04-24 13:36:11 -050019FVP_MAX_PE_PER_CPU := 1
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000020
Manish V Badarkheb24c6372021-01-24 03:26:50 +000021# Disable redistributor frame of inactive/fused CPU cores by marking it as read
22# only; enable redistributor frames of all CPU cores by default.
Govindraj Rajae07b77f2024-04-24 13:36:11 -050023FVP_GICR_REGION_PROTECTION := 0
Manish V Badarkheb24c6372021-01-24 03:26:50 +000024
Govindraj Rajae07b77f2024-04-24 13:36:11 -050025FVP_DT_PREFIX := fvp-base-gicv3-psci
Soby Mathew5f6412a2018-02-08 11:39:38 +000026
AlexeiFedorovbd8b1bb2024-03-13 17:07:03 +000027# Size (in kilobytes) of the Trusted SRAM region to utilize when building for
Chris Kay91dd2532023-06-05 17:22:54 +010028# the FVP platform. This option defaults to 256.
Govindraj Rajae07b77f2024-04-24 13:36:11 -050029FVP_TRUSTED_SRAM_SIZE := 256
Chris Kay91dd2532023-06-05 17:22:54 +010030
Madhukar Pappireddy3b228e12023-08-24 16:57:22 -050031# Macro to enable helpers for running SPM tests. Disabled by default.
32PLAT_TEST_SPM := 0
33
Govindraj Raja69cf54a2024-05-03 08:06:56 -050034# By default dont build CPUs with no FVP model.
35BUILD_CPUS_WITH_NO_FVP_MODEL ?= 0
36
Govindraj Rajae07b77f2024-04-24 13:36:11 -050037ENABLE_FEAT_AMU := 2
38ENABLE_FEAT_AMUv1p1 := 2
39ENABLE_FEAT_HCX := 2
40ENABLE_FEAT_RNG := 2
41ENABLE_FEAT_TWED := 2
42ENABLE_FEAT_GCS := 2
43
Jayanth Dodderi Chidanandc8395cf2023-04-28 15:14:27 +010044ifeq (${ARCH}, aarch64)
Govindraj Rajae07b77f2024-04-24 13:36:11 -050045
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010046ifeq (${SPM_MM}, 0)
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010047ifeq (${CTX_INCLUDE_FPREGS}, 0)
Govindraj Rajae07b77f2024-04-24 13:36:11 -050048 ENABLE_SME_FOR_NS := 2
49 ENABLE_SME2_FOR_NS := 2
Madhukar Pappireddy7ff1be82024-06-17 15:28:33 -050050else
51 ENABLE_SVE_FOR_NS := 0
52 ENABLE_SME_FOR_NS := 0
53 ENABLE_SME2_FOR_NS := 0
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010054endif
55endif
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010056
Govindraj Rajae07b77f2024-04-24 13:36:11 -050057 ENABLE_BRBE_FOR_NS := 2
58 ENABLE_TRBE_FOR_NS := 2
Govindraj Rajae63794e2024-09-06 15:43:43 +010059 ENABLE_FEAT_D128 := 2
Arvind Ram Prakashe558f9c2024-11-11 14:32:37 -060060 ENABLE_FEAT_FPMR := 2
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010061endif
Govindraj Rajae07b77f2024-04-24 13:36:11 -050062
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010063ENABLE_SYS_REG_TRACE_FOR_NS := 2
64ENABLE_FEAT_CSV2_2 := 2
Sona Mathew3b84c962023-10-25 16:48:19 -050065ENABLE_FEAT_CSV2_3 := 2
Arvind Ram Prakash05b47632024-05-22 15:24:00 -050066ENABLE_FEAT_DEBUGV8P9 := 2
Andre Przywara1f55c412023-01-26 16:47:52 +000067ENABLE_FEAT_DIT := 2
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010068ENABLE_FEAT_PAN := 2
69ENABLE_FEAT_VHE := 2
70CTX_INCLUDE_NEVE_REGS := 2
71ENABLE_FEAT_SEL2 := 2
72ENABLE_TRF_FOR_NS := 2
73ENABLE_FEAT_ECV := 2
74ENABLE_FEAT_FGT := 2
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -050075ENABLE_FEAT_FGT2 := 2
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +010076ENABLE_FEAT_THE := 2
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010077ENABLE_FEAT_TCR2 := 2
Mark Brown293a6612023-03-14 20:48:43 +000078ENABLE_FEAT_S2PIE := 2
79ENABLE_FEAT_S1PIE := 2
80ENABLE_FEAT_S2POE := 2
81ENABLE_FEAT_S1POE := 2
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +010082ENABLE_FEAT_SCTLR2 := 2
Andre Przywarae18bba22024-09-12 11:43:04 +010083ENABLE_FEAT_MTE2 := 2
Andre Przywara8fc8e182024-08-09 17:04:22 +010084ENABLE_FEAT_LS64_ACCDATA := 2
Boyan Karatotev3e0e7892023-03-30 14:56:45 +010085
Achin Gupta1fa7eb62015-11-03 14:18:34 +000086# The FVP platform depends on this macro to build with correct GIC driver.
87$(eval $(call add_define,FVP_USE_GIC_DRIVER))
88
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000089# Pass FVP_CLUSTER_COUNT to the build system.
Soby Mathew47e43f22016-02-01 14:04:34 +000090$(eval $(call add_define,FVP_CLUSTER_COUNT))
Soby Mathew7356b1e2016-03-24 10:12:42 +000091
Jeenu Viswambharan75421132018-01-31 14:52:08 +000092# Pass FVP_MAX_CPUS_PER_CLUSTER to the build system.
93$(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER))
94
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000095# Pass FVP_MAX_PE_PER_CPU to the build system.
96$(eval $(call add_define,FVP_MAX_PE_PER_CPU))
97
Manish V Badarkheb24c6372021-01-24 03:26:50 +000098# Pass FVP_GICR_REGION_PROTECTION to the build system.
99$(eval $(call add_define,FVP_GICR_REGION_PROTECTION))
100
Chris Kay91dd2532023-06-05 17:22:54 +0100101# Pass FVP_TRUSTED_SRAM_SIZE to the build system.
102$(eval $(call add_define,FVP_TRUSTED_SRAM_SIZE))
103
Soby Mathew7356b1e2016-03-24 10:12:42 +0000104# Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2,
105# choose the CCI driver , else the CCN driver
106ifeq ($(FVP_CLUSTER_COUNT), 0)
107$(error "Incorrect cluster count specified for FVP port")
108else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2))
109FVP_INTERCONNECT_DRIVER := FVP_CCI
110else
111FVP_INTERCONNECT_DRIVER := FVP_CCN
Soby Mathew47e43f22016-02-01 14:04:34 +0000112endif
113
Soby Mathew7356b1e2016-03-24 10:12:42 +0000114$(eval $(call add_define,FVP_INTERCONNECT_DRIVER))
115
Alexei Fedorov84f1b5d2020-03-23 18:45:17 +0000116# Choose the GIC sources depending upon the how the FVP will be invoked
Andre Przywarae1cc1302020-03-25 15:50:38 +0000117ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3)
Alexei Fedorov84f1b5d2020-03-23 18:45:17 +0000118
Andre Przywarae1cc1302020-03-25 15:50:38 +0000119# The GIC model (GIC-600 or GIC-500) will be detected at runtime
120GICV3_SUPPORT_GIC600 := 1
Alexei Fedorov84f1b5d2020-03-23 18:45:17 +0000121GICV3_OVERRIDE_DISTIF_PWR_OPS := 1
122
123# Include GICv3 driver files
124include drivers/arm/gic/v3/gicv3.mk
125
126FVP_GIC_SOURCES := ${GICV3_SOURCES} \
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000127 plat/common/plat_gicv3.c \
128 plat/arm/common/arm_gicv3.c
Jeenu Viswambharand7a901e2016-12-06 16:15:22 +0000129
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600130 ifeq ($(filter 1,${RESET_TO_BL2} \
131 ${RESET_TO_BL31} ${RESET_TO_SP_MIN}),)
laurenw-armdc5e9a22020-05-12 10:58:11 -0500132 FVP_GIC_SOURCES += plat/arm/board/fvp/fvp_gicv3.c
133 endif
134
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000135else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2)
Alexei Fedorovfc4f80e2020-04-07 11:48:00 +0100136
137# No GICv4 extension
138GIC_ENABLE_V4_EXTN := 0
139$(eval $(call add_define,GIC_ENABLE_V4_EXTN))
140
Alexei Fedorovcaa18022020-07-14 10:47:25 +0100141# Include GICv2 driver files
142include drivers/arm/gic/v2/gicv2.mk
Alexei Fedorovfc4f80e2020-04-07 11:48:00 +0100143
Alexei Fedorovcaa18022020-07-14 10:47:25 +0100144FVP_GIC_SOURCES := ${GICV2_SOURCES} \
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000145 plat/common/plat_gicv2.c \
146 plat/arm/common/arm_gicv2.c
Soby Mathew5f6412a2018-02-08 11:39:38 +0000147
148FVP_DT_PREFIX := fvp-base-gicv2-psci
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000149else
150$(error "Incorrect GIC driver chosen on FVP port")
151endif
152
Soby Mathew7356b1e2016-03-24 10:12:42 +0000153ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI)
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100154FVP_INTERCONNECT_SOURCES := drivers/arm/cci/cci.c
Soby Mathew7356b1e2016-03-24 10:12:42 +0000155else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN)
156FVP_INTERCONNECT_SOURCES := drivers/arm/ccn/ccn.c \
157 plat/arm/common/arm_ccn.c
158else
159$(error "Incorrect CCN driver chosen on FVP port")
160endif
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000161
Soby Mathew9c708b52016-02-26 14:23:19 +0000162FVP_SECURITY_SOURCES := drivers/arm/tzc/tzc400.c \
Vikram Kanigiri70752bb2016-02-10 14:50:53 +0000163 plat/arm/board/fvp/fvp_security.c \
164 plat/arm/common/arm_tzc400.c
165
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000166
Manish V Badarkhe7ac59582023-03-24 08:22:33 +0000167PLAT_INCLUDES := -Iplat/arm/board/fvp/include \
168 -Iinclude/lib/psa
Sandrine Bailleuxe701e302014-05-20 17:28:25 +0100169
Ryan Harkin25cff832014-01-13 12:37:03 +0000170
Soby Mathewcc037c12016-04-08 16:42:58 +0100171PLAT_BL_COMMON_SOURCES := plat/arm/board/fvp/fvp_common.c
Ryan Harkin25cff832014-01-13 12:37:03 +0000172
Soby Mathew0d268dc2016-07-11 14:13:56 +0100173FVP_CPU_LIBS := lib/cpus/${ARCH}/aem_generic.S
174
175ifeq (${ARCH}, aarch64)
John Tsichritzisfe6df392019-03-19 17:20:52 +0000176
John Tsichritzis7557c662019-06-03 13:54:30 +0100177# select a different set of CPU files, depending on whether we compile for
178# hardware assisted coherency cores or not
John Tsichritzisfe6df392019-03-19 17:20:52 +0000179ifeq (${HW_ASSISTED_COHERENCY}, 0)
John Tsichritzisc0c104a2019-08-13 10:11:41 +0100180# Cores used without DSU
John Tsichritzisfe6df392019-03-19 17:20:52 +0000181 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a35.S \
Soby Mathewc704cbc2014-08-14 11:33:56 +0100182 lib/cpus/aarch64/cortex_a53.S \
183 lib/cpus/aarch64/cortex_a57.S \
Yatharth Kochar63af6872016-02-09 12:00:03 +0000184 lib/cpus/aarch64/cortex_a72.S \
John Tsichritzisfe6df392019-03-19 17:20:52 +0000185 lib/cpus/aarch64/cortex_a73.S
186else
John Tsichritzisc0c104a2019-08-13 10:11:41 +0100187# Cores used with DSU only
John Tsichritzis7557c662019-06-03 13:54:30 +0100188 ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0)
John Tsichritzisc0c104a2019-08-13 10:11:41 +0100189 # AArch64-only cores
Boyan Karatotevf154cbd2023-04-06 10:31:09 +0100190 # TODO: add all cores to the appropriate lists
191 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a65.S \
192 lib/cpus/aarch64/cortex_a65ae.S \
193 lib/cpus/aarch64/cortex_a76.S \
John Tsichritzis7557c662019-06-03 13:54:30 +0100194 lib/cpus/aarch64/cortex_a76ae.S \
Balint Dobszaycc942642019-07-03 13:02:56 +0200195 lib/cpus/aarch64/cortex_a77.S \
Jimmy Brisson7ec175e2020-06-01 16:49:34 -0500196 lib/cpus/aarch64/cortex_a78.S \
Juan Pablo Condef4a70f22023-05-24 22:08:28 -0500197 lib/cpus/aarch64/cortex_a78_ae.S \
Boyan Karatotevf154cbd2023-04-06 10:31:09 +0100198 lib/cpus/aarch64/cortex_a78c.S \
199 lib/cpus/aarch64/cortex_a710.S \
Sona Mathewbfcacc82024-02-20 16:59:45 -0600200 lib/cpus/aarch64/cortex_a715.S \
Bipin Ravi5e039752024-03-14 16:52:21 -0500201 lib/cpus/aarch64/cortex_a720.S \
Ahmed Azeem898364b2024-10-15 10:31:12 +0100202 lib/cpus/aarch64/cortex_a720_ae.S \
Javier Almansa Sobrino9faad3c2020-10-23 13:22:07 +0100203 lib/cpus/aarch64/neoverse_n_common.S \
John Tsichritzis7557c662019-06-03 13:54:30 +0100204 lib/cpus/aarch64/neoverse_n1.S \
Javier Almansa Sobrino9faad3c2020-10-23 13:22:07 +0100205 lib/cpus/aarch64/neoverse_n2.S \
Jimmy Brisson958a0b12020-09-30 15:28:03 -0500206 lib/cpus/aarch64/neoverse_v1.S \
Boyan Karatotevf154cbd2023-04-06 10:31:09 +0100207 lib/cpus/aarch64/neoverse_e1.S \
Juan Pablo Condec9fe7ce2023-07-05 11:57:50 -0500208 lib/cpus/aarch64/cortex_x2.S \
Govindraj Raja69cf54a2024-05-03 08:06:56 -0500209 lib/cpus/aarch64/cortex_x4.S
John Tsichritzis7557c662019-06-03 13:54:30 +0100210 endif
John Tsichritzisc0c104a2019-08-13 10:11:41 +0100211 # AArch64/AArch32 cores
212 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a55.S \
213 lib/cpus/aarch64/cortex_a75.S
John Tsichritzisfe6df392019-03-19 17:20:52 +0000214endif
John Tsichritzis6deaf9c2018-10-08 17:09:43 +0100215
Govindraj Raja69cf54a2024-05-03 08:06:56 -0500216#Build AArch64-only CPUs with no FVP model yet.
217ifeq (${BUILD_CPUS_WITH_NO_FVP_MODEL},1)
Govindraj Raja7ae5f5b2024-10-02 16:15:35 -0500218 FVP_CPU_LIBS += lib/cpus/aarch64/neoverse_n3.S \
Govindraj Raja69cf54a2024-05-03 08:06:56 -0500219 lib/cpus/aarch64/cortex_gelas.S \
220 lib/cpus/aarch64/nevis.S \
Govindraj Raja7ae5f5b2024-10-02 16:15:35 -0500221 lib/cpus/aarch64/travis.S \
Igor Podgainõia5762a92024-11-29 15:01:54 +0100222 lib/cpus/aarch64/cortex_arcadia.S \
223 lib/cpus/aarch64/cortex_alto.S
Govindraj Raja69cf54a2024-05-03 08:06:56 -0500224endif
225
Yatharth Kochara4c219a2016-07-12 15:47:03 +0100226else
Boyan Karatotevf3581342023-01-27 10:58:42 +0000227FVP_CPU_LIBS += lib/cpus/aarch32/cortex_a32.S \
Jayanth Dodderi Chidanand5d478412023-05-09 14:12:48 +0100228 lib/cpus/aarch32/cortex_a57.S \
229 lib/cpus/aarch32/cortex_a53.S
Soby Mathew0d268dc2016-07-11 14:13:56 +0100230endif
Sandrine Bailleuxdd505792016-01-13 09:04:26 +0000231
Alexei Fedorov896799a2019-05-09 12:14:40 +0100232BL1_SOURCES += drivers/arm/smmu/smmu_v3.c \
233 drivers/arm/sp805/sp805.c \
Alexei Fedorov7131d832019-08-16 14:15:59 +0100234 drivers/delay_timer/delay_timer.c \
Aditya Angadi20b48412019-04-16 11:29:14 +0530235 drivers/io/io_semihosting.c \
Dan Handley2b6b5742015-03-19 19:17:53 +0000236 lib/semihosting/semihosting.c \
Yatharth Kochar88ac53b2016-07-04 11:03:49 +0100237 lib/semihosting/${ARCH}/semihosting_call.S \
238 plat/arm/board/fvp/${ARCH}/fvp_helpers.S \
Dan Handleyd617f662015-04-27 19:17:18 +0100239 plat/arm/board/fvp/fvp_bl1_setup.c \
Govindraj Rajae48c36a2024-06-04 11:05:26 -0500240 plat/arm/board/fvp/fvp_cpu_pwr.c \
Ambroise Vincentfa42c9e2019-07-04 14:58:45 +0100241 plat/arm/board/fvp/fvp_err.c \
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000242 plat/arm/board/fvp/fvp_io_storage.c \
Chris Kaye2ae1622024-02-06 17:44:31 +0000243 plat/arm/board/fvp/fvp_topology.c \
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000244 ${FVP_CPU_LIBS} \
245 ${FVP_INTERCONNECT_SOURCES}
246
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500247ifeq (${USE_SP804_TIMER},1)
Alexei Fedorov7131d832019-08-16 14:15:59 +0100248BL1_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
249else
250BL1_SOURCES += drivers/delay_timer/generic_delay_timer.c
251endif
252
Ryan Harkin25cff832014-01-13 12:37:03 +0000253
Ambroise Vincentfa42c9e2019-07-04 14:58:45 +0100254BL2_SOURCES += drivers/arm/sp805/sp805.c \
255 drivers/io/io_semihosting.c \
Roberto Vargasb96ee4b2018-08-06 13:35:31 +0100256 lib/utils/mem_region.c \
Dan Handley2b6b5742015-03-19 19:17:53 +0000257 lib/semihosting/semihosting.c \
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100258 lib/semihosting/${ARCH}/semihosting_call.S \
Dan Handleyd617f662015-04-27 19:17:18 +0100259 plat/arm/board/fvp/fvp_bl2_setup.c \
Ambroise Vincentfa42c9e2019-07-04 14:58:45 +0100260 plat/arm/board/fvp/fvp_err.c \
Dan Handleyd617f662015-04-27 19:17:18 +0100261 plat/arm/board/fvp/fvp_io_storage.c \
Roberto Vargasb96ee4b2018-08-06 13:35:31 +0100262 plat/arm/common/arm_nor_psci_mem_protect.c \
Vikram Kanigiri70752bb2016-02-10 14:50:53 +0000263 ${FVP_SECURITY_SOURCES}
Ryan Harkin25cff832014-01-13 12:37:03 +0000264
Roberto Vargasb96ee4b2018-08-06 13:35:31 +0100265
Manish V Badarkhe09a192c2020-08-23 09:58:44 +0100266ifeq (${COT_DESC_IN_DTB},1)
267BL2_SOURCES += plat/arm/common/fconf/fconf_nv_cntr_getter.c
268endif
Roberto Vargasb96ee4b2018-08-06 13:35:31 +0100269
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500270ifeq (${ENABLE_RME},1)
Govindraj Rajae48c36a2024-06-04 11:05:26 -0500271BL2_SOURCES += plat/arm/board/fvp/aarch64/fvp_helpers.S \
272 plat/arm/board/fvp/fvp_cpu_pwr.c
Manish V Badarkhe37f9ac22023-03-12 21:34:44 +0000273
Soby Mathewf05d93a2022-03-22 16:21:19 +0000274BL31_SOURCES += plat/arm/board/fvp/fvp_plat_attest_token.c \
Raghu Krishnamurthyc11b60e2024-06-03 19:02:29 -0700275 plat/arm/board/fvp/fvp_realm_attest_key.c \
276 plat/arm/board/fvp/fvp_el3_token_sign.c
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500277endif
278
Andre Przywarabdc76f12022-11-21 17:07:25 +0000279ifeq (${ENABLE_FEAT_RNG_TRAP},1)
280BL31_SOURCES += plat/arm/board/fvp/fvp_sync_traps.c
281endif
282
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600283ifeq (${RESET_TO_BL2},1)
Roberto Vargas52207802017-11-17 13:22:18 +0000284BL2_SOURCES += plat/arm/board/fvp/${ARCH}/fvp_helpers.S \
Govindraj Rajae48c36a2024-06-04 11:05:26 -0500285 plat/arm/board/fvp/fvp_cpu_pwr.c \
Roberto Vargas52207802017-11-17 13:22:18 +0000286 plat/arm/board/fvp/fvp_bl2_el3_setup.c \
287 ${FVP_CPU_LIBS} \
288 ${FVP_INTERCONNECT_SOURCES}
289endif
290
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500291ifeq (${USE_SP804_TIMER},1)
Antonio Nino Diaz664adb62016-05-17 09:48:10 +0100292BL2_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
Antonio Nino Diaz664adb62016-05-17 09:48:10 +0100293endif
294
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100295BL2U_SOURCES += plat/arm/board/fvp/fvp_bl2u_setup.c \
Vikram Kanigiri70752bb2016-02-10 14:50:53 +0000296 ${FVP_SECURITY_SOURCES}
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100297
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500298ifeq (${USE_SP804_TIMER},1)
Alexei Fedorov7131d832019-08-16 14:15:59 +0100299BL2U_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
300endif
301
Antonio Nino Diazf13d09a2019-01-23 21:50:09 +0000302BL31_SOURCES += drivers/arm/fvp/fvp_pwrc.c \
303 drivers/arm/smmu/smmu_v3.c \
Alexei Fedorov7131d832019-08-16 14:15:59 +0100304 drivers/delay_timer/delay_timer.c \
Antonio Nino Diazd7da2f82018-10-10 11:14:44 +0100305 drivers/cfi/v2m/v2m_flash.c \
Roberto Vargasb96ee4b2018-08-06 13:35:31 +0100306 lib/utils/mem_region.c \
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100307 plat/arm/board/fvp/fvp_bl31_setup.c \
Madhukar Pappireddyd0cf0a92020-04-16 17:54:25 -0500308 plat/arm/board/fvp/fvp_console.c \
Dan Handleyd617f662015-04-27 19:17:18 +0100309 plat/arm/board/fvp/fvp_pm.c \
Dan Handleyd617f662015-04-27 19:17:18 +0100310 plat/arm/board/fvp/fvp_topology.c \
311 plat/arm/board/fvp/aarch64/fvp_helpers.S \
Govindraj Rajae48c36a2024-06-04 11:05:26 -0500312 plat/arm/board/fvp/fvp_cpu_pwr.c \
Roberto Vargasb96ee4b2018-08-06 13:35:31 +0100313 plat/arm/common/arm_nor_psci_mem_protect.c \
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000314 ${FVP_CPU_LIBS} \
Vikram Kanigiri70752bb2016-02-10 14:50:53 +0000315 ${FVP_GIC_SOURCES} \
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000316 ${FVP_INTERCONNECT_SOURCES} \
Vikram Kanigiri70752bb2016-02-10 14:50:53 +0000317 ${FVP_SECURITY_SOURCES}
Juan Castillo5e29c752015-01-07 10:39:25 +0000318
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600319# Support for fconf in BL31
320# Added separately from the above list for better readability
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600321ifeq ($(filter 1,${RESET_TO_BL2} ${RESET_TO_BL31}),)
Chris Kaye9272152021-09-28 15:52:14 +0100322BL31_SOURCES += lib/fconf/fconf.c \
Manish V Badarkhe8717e032020-05-30 17:40:44 +0100323 lib/fconf/fconf_dyn_cfg_getter.c \
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600324 plat/arm/board/fvp/fconf/fconf_hw_config_getter.c
Madhukar Pappireddy02cc3ff2020-06-02 09:26:30 -0500325
Chris Kaye9272152021-09-28 15:52:14 +0100326BL31_SOURCES += ${FDT_WRAPPERS_SOURCES}
327
Madhukar Pappireddy02cc3ff2020-06-02 09:26:30 -0500328ifeq (${SEC_INT_DESC_IN_FCONF},1)
329BL31_SOURCES += plat/arm/common/fconf/fconf_sec_intr_config.c
330endif
331
Madhukar Pappireddyaa1121f2020-03-13 13:00:17 -0500332endif
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600333
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -0500334ifeq (${USE_SP804_TIMER},1)
Alexei Fedorov7131d832019-08-16 14:15:59 +0100335BL31_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
336else
337BL31_SOURCES += drivers/delay_timer/generic_delay_timer.c
338endif
339
Soby Mathewa684e582018-02-27 11:17:14 +0000340# Add the FDT_SOURCES and options for Dynamic Config (only for Unix env)
341ifdef UNIX_MK
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000342FVP_TB_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb
Soby Mathew5f6412a2018-02-08 11:39:38 +0000343FVP_HW_CONFIG_DTS := fdts/${FVP_DT_PREFIX}.dts
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000344
345FDT_SOURCES += ${FVP_HW_CONFIG_DTS}
346$(eval FVP_HW_CONFIG := ${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS)))
347
348ifeq (${TRANSFER_LIST}, 1)
349FDT_SOURCES += $(addprefix plat/arm/board/fvp/fdts/, \
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000350 ${PLAT}_tb_fw_config.dts \
351 )
352else
Soby Mathewb6814842018-04-04 09:40:32 +0100353FDT_SOURCES += $(addprefix plat/arm/board/fvp/fdts/, \
Louis Mayencourt6d2b5732019-12-17 13:17:25 +0000354 ${PLAT}_fw_config.dts \
Manish V Badarkhe64616a52020-05-31 08:53:40 +0100355 ${PLAT}_tb_fw_config.dts \
Soby Mathewb6814842018-04-04 09:40:32 +0100356 ${PLAT}_soc_fw_config.dts \
357 ${PLAT}_nt_fw_config.dts \
358 )
359
Harrison Mutaibc823e22023-12-22 18:42:27 +0000360FVP_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb
Soby Mathewb6814842018-04-04 09:40:32 +0100361FVP_SOC_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb
362FVP_NT_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb
363
364ifeq (${SPD},tspd)
365FDT_SOURCES += plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts
366FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb
367
368# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3f694742020-08-23 19:32:48 +0100369$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
Soby Mathewb6814842018-04-04 09:40:32 +0100370endif
Soby Mathew5f6412a2018-02-08 11:39:38 +0000371
Achin Guptada6ef0e2019-10-11 14:54:48 +0100372ifeq (${SPD},spmd)
Olivier Deprezbcaa0682020-04-01 21:28:26 +0200373
374ifeq ($(ARM_SPMC_MANIFEST_DTS),)
375ARM_SPMC_MANIFEST_DTS := plat/arm/board/fvp/fdts/${PLAT}_spmc_manifest.dts
376endif
377
378FDT_SOURCES += ${ARM_SPMC_MANIFEST_DTS}
379FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/$(notdir $(basename ${ARM_SPMC_MANIFEST_DTS})).dtb
Achin Guptada6ef0e2019-10-11 14:54:48 +0100380
381# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3f694742020-08-23 19:32:48 +0100382$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
Achin Guptada6ef0e2019-10-11 14:54:48 +0100383endif
384
Harrison Mutaibc823e22023-12-22 18:42:27 +0000385# Add the FW_CONFIG to FIP and specify the same to certtool
386$(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config,${FVP_FW_CONFIG}))
Soby Mathewb6814842018-04-04 09:40:32 +0100387# Add the SOC_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3f694742020-08-23 19:32:48 +0100388$(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config,${FVP_SOC_FW_CONFIG}))
Soby Mathewb6814842018-04-04 09:40:32 +0100389# Add the NT_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3f694742020-08-23 19:32:48 +0100390$(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config,${FVP_NT_FW_CONFIG}))
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000391endif
Soby Mathew5f6412a2018-02-08 11:39:38 +0000392
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000393# Add the TB_FW_CONFIG to FIP and specify the same to certtool
394$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config,${FVP_TB_FW_CONFIG}))
Soby Mathew5f6412a2018-02-08 11:39:38 +0000395# Add the HW_CONFIG to FIP and specify the same to certtool
Anders Dellien3f694742020-08-23 19:32:48 +0100396$(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config,${FVP_HW_CONFIG}))
Soby Mathewa684e582018-02-27 11:17:14 +0000397endif
Soby Mathew5f6412a2018-02-08 11:39:38 +0000398
Harrison Mutai403bdbd2024-05-02 12:40:20 +0000399ifeq (${TRANSFER_LIST}, 1)
400include lib/transfer_list/transfer_list.mk
401
402ifeq ($(RESET_TO_BL31), 1)
403HW_CONFIG := ${FVP_HW_CONFIG}
Harrison Mutai36d971a2024-08-28 13:27:19 +0000404FW_HANDOFF_SIZE := 20000
Harrison Mutai403bdbd2024-05-02 12:40:20 +0000405
Harrison Mutai36d971a2024-08-28 13:27:19 +0000406TRANSFER_LIST_DTB_OFFSET := 0x20
407$(eval $(call add_define,TRANSFER_LIST_DTB_OFFSET))
Harrison Mutai403bdbd2024-05-02 12:40:20 +0000408endif
409endif
410
Levi Yun1cb7b8e2024-05-13 10:26:13 +0100411ifeq (${HOB_LIST}, 1)
412include lib/hob/hob.mk
413endif
414
Dimitris Papastamos756b8dc2018-05-31 14:10:06 +0100415# Enable dynamic mitigation support by default
416DYNAMIC_WORKAROUND_CVE_2018_3639 := 1
417
Andre Przywara0b7f1b02023-03-21 13:53:19 +0000418ifneq (${ENABLE_FEAT_AMU},0)
John Tsichritzisfe6df392019-03-19 17:20:52 +0000419BL31_SOURCES += lib/cpus/aarch64/cpuamu.c \
Dimitris Papastamos0b00f8a2018-02-14 10:00:06 +0000420 lib/cpus/aarch64/cpuamu_helpers.S
John Tsichritzisfe6df392019-03-19 17:20:52 +0000421
422ifeq (${HW_ASSISTED_COHERENCY}, 1)
423BL31_SOURCES += lib/cpus/aarch64/cortex_a75_pubsub.c \
424 lib/cpus/aarch64/neoverse_n1_pubsub.c
425endif
Dimitris Papastamosd7e2e9e2017-12-11 11:45:35 +0000426endif
427
Manish Pandeyf90a73c2023-10-10 15:42:19 +0100428ifeq (${HANDLE_EA_EL3_FIRST_NS},1)
Madhukar Pappireddye17c82a2024-01-10 14:01:37 -0600429 ifeq (${ENABLE_FEAT_RAS},1)
430 ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP},1)
431 BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_lsp_ras_sp.c
432 else
433 BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ras.c
434 endif
435 else
436 BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ea.c
437 endif
Jeenu Viswambharana490fe02018-06-08 08:44:36 +0100438endif
439
Douglas Raillard306593d2017-02-24 18:14:15 +0000440ifneq (${ENABLE_STACK_PROTECTOR},0)
441PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_stack_protector.c
442endif
443
Antonio Nino Diaz4e6408c2019-01-23 16:23:07 +0000444# Enable the dynamic translation tables library.
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600445ifeq ($(filter 1,${RESET_TO_BL2} ${ARM_XLAT_TABLES_LIB_V1}),)
Manish V Badarkhe86854e72022-03-15 16:05:58 +0000446 ifeq (${ARCH},aarch32)
Masahiro Yamada1adc5f52020-04-01 14:28:24 +0900447 BL32_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Manish V Badarkhe86854e72022-03-15 16:05:58 +0000448 else # AArch64
Masahiro Yamada1adc5f52020-04-01 14:28:24 +0900449 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Antonio Nino Diaz60ef6752019-02-12 13:32:03 +0000450 endif
Antonio Nino Diaz4e6408c2019-01-23 16:23:07 +0000451endif
452
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000453ifeq (${ALLOW_RO_XLAT_TABLES}, 1)
454 ifeq (${ARCH},aarch32)
Masahiro Yamada1adc5f52020-04-01 14:28:24 +0900455 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000456 else # AArch64
Masahiro Yamada1adc5f52020-04-01 14:28:24 +0900457 BL31_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000458 ifeq (${SPD},tspd)
Masahiro Yamada1adc5f52020-04-01 14:28:24 +0900459 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000460 endif
461 endif
462endif
463
Ambroise Vincent9660dc12019-07-12 13:47:03 +0100464ifeq (${USE_DEBUGFS},1)
Masahiro Yamada1adc5f52020-04-01 14:28:24 +0900465 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Ambroise Vincent9660dc12019-07-12 13:47:03 +0100466endif
467
Soby Mathew3b5156e2017-10-05 12:27:33 +0100468# Add support for platform supplied linker script for BL31 build
469$(eval $(call add_define,PLAT_EXTRA_LD_SCRIPT))
470
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600471ifneq (${RESET_TO_BL2}, 0)
Roberto Vargas9f412482018-01-16 10:35:23 +0000472 override BL1_SOURCES =
473endif
474
Juan Castillo31a68f02015-04-14 12:49:03 +0100475include plat/arm/board/common/board_common.mk
Dan Handley2b6b5742015-03-19 19:17:53 +0000476include plat/arm/common/arm_common.mk
Soby Mathew45e39e22018-03-26 15:16:46 +0100477
Alexei Fedorov61369a22020-07-13 14:59:02 +0100478ifeq (${MEASURED_BOOT},1)
Manish V Badarkhea74d9632021-09-14 23:12:42 +0100479BL1_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \
Tamas Banb0f83252022-02-11 09:49:36 +0100480 plat/arm/board/fvp/fvp_bl1_measured_boot.c \
481 lib/psa/measured_boot.c
482
Manish V Badarkhea74d9632021-09-14 23:12:42 +0100483BL2_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \
Tamas Banb0f83252022-02-11 09:49:36 +0100484 plat/arm/board/fvp/fvp_bl2_measured_boot.c \
485 lib/psa/measured_boot.c
Alexei Fedorov61369a22020-07-13 14:59:02 +0100486endif
487
Lucian Paul-Trifu5ee4f4e2022-06-22 18:45:30 +0100488ifeq (${DRTM_SUPPORT}, 1)
Manish V Badarkhefcfe4312022-07-12 21:48:04 +0100489BL31_SOURCES += plat/arm/board/fvp/fvp_drtm_addr.c \
490 plat/arm/board/fvp/fvp_drtm_dma_prot.c \
491 plat/arm/board/fvp/fvp_drtm_err.c \
johpow01baa3e6c2022-03-11 17:50:58 -0600492 plat/arm/board/fvp/fvp_drtm_measurement.c \
493 plat/arm/board/fvp/fvp_drtm_stub.c \
Manish V Badarkhefcfe4312022-07-12 21:48:04 +0100494 plat/arm/common/arm_dyn_cfg.c \
495 plat/arm/board/fvp/fvp_err.c
Lucian Paul-Trifu5ee4f4e2022-06-22 18:45:30 +0100496endif
497
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000498ifeq (${TRUSTED_BOARD_BOOT}, 1)
499BL1_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c
500BL2_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c
501
Soby Mathew45e39e22018-03-26 15:16:46 +0100502# FVP being a development platform, enable capability to disable Authentication
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100503# dynamically if TRUSTED_BOARD_BOOT is set.
Max Shvetsov06dba292019-12-06 11:50:12 +0000504DYN_DISABLE_AUTH := 1
Soby Mathew45e39e22018-03-26 15:16:46 +0100505endif
Manish V Badarkhe2d49ef32021-08-24 14:42:35 +0100506
Marc Bonnicic66fc1b2021-12-16 18:31:02 +0000507ifeq (${SPMC_AT_EL3}, 1)
508PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_el3_spmc.c
509endif
Wing Li05364b92023-01-26 18:33:43 -0800510
511PSCI_OS_INIT_MODE := 1
Manish Pandey03d87492023-04-24 10:46:21 +0100512
Manish Pandeyc25ab022023-04-24 14:58:55 +0100513ifeq (${SPD},spmd)
514BL31_SOURCES += plat/arm/board/fvp/fvp_spmd.c
515endif
516
517# Test specific macros, keep them at bottom of this file
Manish Pandey03d87492023-04-24 10:46:21 +0100518$(eval $(call add_define,PLATFORM_TEST_EA_FFH))
519ifeq (${PLATFORM_TEST_EA_FFH}, 1)
Manish Pandeyf90a73c2023-10-10 15:42:19 +0100520 ifeq (${FFH_SUPPORT}, 0)
521 $(error "PLATFORM_TEST_EA_FFH expects FFH_SUPPORT to be 1")
Manish Pandey03d87492023-04-24 10:46:21 +0100522 endif
Manish Pandeyf90a73c2023-10-10 15:42:19 +0100523
Manish Pandey03d87492023-04-24 10:46:21 +0100524endif
Madhukar Pappireddy042043b2023-03-02 16:33:25 -0600525
Manish Pandeyc25ab022023-04-24 14:58:55 +0100526$(eval $(call add_define,PLATFORM_TEST_RAS_FFH))
527ifeq (${PLATFORM_TEST_RAS_FFH}, 1)
Manish Pandeyf90a73c2023-10-10 15:42:19 +0100528 ifeq (${ENABLE_FEAT_RAS}, 0)
529 $(error "PLATFORM_TEST_RAS_FFH expects ENABLE_FEAT_RAS to be 1")
530 endif
531 ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0)
532 $(error "PLATFORM_TEST_RAS_FFH expects HANDLE_EA_EL3_FIRST_NS to be 1")
Manish Pandeyc25ab022023-04-24 14:58:55 +0100533 endif
Madhukar Pappireddy042043b2023-03-02 16:33:25 -0600534endif
Sona Mathewd28f8552023-03-14 17:58:13 -0500535
Madhukar Pappireddye17c82a2024-01-10 14:01:37 -0600536$(eval $(call add_define,PLATFORM_TEST_FFH_LSP_RAS_SP))
537ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP}, 1)
538 ifeq (${PLATFORM_TEST_RAS_FFH}, 1)
539 $(error "PLATFORM_TEST_RAS_FFH is incompatible with PLATFORM_TEST_FFH_LSP_RAS_SP")
540 endif
541 ifeq (${ENABLE_SPMD_LP}, 0)
542 $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_SPMD_LP to be 1")
543 endif
544 ifeq (${ENABLE_FEAT_RAS}, 0)
545 $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_FEAT_RAS to be 1")
546 endif
547 ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0)
548 $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects HANDLE_EA_EL3_FIRST_NS to be 1")
549 endif
550endif
551
Sona Mathewd28f8552023-03-14 17:58:13 -0500552ifeq (${ERRATA_ABI_SUPPORT}, 1)
553include plat/arm/board/fvp/fvp_cpu_errata.mk
554endif
Madhukar Pappireddy3b228e12023-08-24 16:57:22 -0500555
556# Build macro necessary for running SPM tests on FVP platform
557$(eval $(call add_define,PLAT_TEST_SPM))