blob: e087565623b157187d30729a3be408a242a6078c [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Vijayenthiran Subramaniam884cc022023-12-21 17:34:05 +05302 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -06007#include <assert.h>
Harrison Mutai91ce7c92023-12-01 15:50:00 +00008
9#include <common/bl_common.h>
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -060010#include <common/debug.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <drivers/arm/smmu_v3.h>
laurenw-arm9656a302020-06-10 16:33:18 -050012#include <fconf_hw_config_getter.h>
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -060013#include <lib/fconf/fconf.h>
Manish V Badarkhe8717e032020-05-30 17:40:44 +010014#include <lib/fconf/fconf_dyn_cfg_getter.h>
laurenw-arm9656a302020-06-10 16:33:18 -050015#include <lib/mmio.h>
Harrison Mutai91ce7c92023-12-01 15:50:00 +000016
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000017#include <plat/arm/common/arm_config.h>
18#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019#include <plat/common/platform.h>
20
Dan Handleyed6ff952014-05-14 17:44:19 +010021#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010022
Manish V Badarkhe86854e72022-03-15 16:05:58 +000023static const struct dyn_cfg_dtb_info_t *hw_config_info __unused;
24
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +010025void __init bl31_early_platform_setup2(u_register_t arg0,
26 u_register_t arg1, u_register_t arg2, u_register_t arg3)
Achin Gupta4f6ad662013-10-25 09:08:21 +010027{
Juan Pablo Condeb36eca12022-02-01 15:19:58 -050028 /* Initialize the console to provide early debug support */
29 arm_console_boot_init();
30
Harrison Mutai91ce7c92023-12-01 15:50:00 +000031#if TRANSFER_LIST
32 arm_bl31_early_platform_setup(arg0, arg1, arg2, arg3);
33#else
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -060034#if !RESET_TO_BL31 && !RESET_TO_BL2
Manish V Badarkhe8717e032020-05-30 17:40:44 +010035 const struct dyn_cfg_dtb_info_t *soc_fw_config_info;
36
37 INFO("BL31 FCONF: FW_CONFIG address = %lx\n", (uintptr_t)arg1);
38 /* Fill the properties struct with the info from the config dtb */
39 fconf_populate("FW_CONFIG", arg1);
40
41 soc_fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, SOC_FW_CONFIG_ID);
42 if (soc_fw_config_info != NULL) {
43 arg1 = soc_fw_config_info->config_addr;
44 }
Manish V Badarkhe86854e72022-03-15 16:05:58 +000045
46 /*
47 * arg2 is currently holding the 'secure' address of HW_CONFIG.
48 * But arm_bl31_early_platform_setup() below expects the 'non-secure'
49 * address of HW_CONFIG (which it will pass to BL33).
50 * This why we need to override arg2 here.
51 */
52 hw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, HW_CONFIG_ID);
53 assert(hw_config_info != NULL);
Manish V Badarkheb2e34ff2023-02-07 11:26:38 +000054 assert(hw_config_info->secondary_config_addr != 0UL);
55 arg2 = hw_config_info->secondary_config_addr;
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -060056#endif /* !RESET_TO_BL31 && !RESET_TO_BL2 */
Soby Mathew7d5a2e72018-01-10 15:59:31 +000057 arm_bl31_early_platform_setup((void *)arg0, arg1, arg2, (void *)arg3);
Harrison Mutai91ce7c92023-12-01 15:50:00 +000058#endif /* TRANSFER_LIST */
Vikram Kanigiri3684abf2014-03-27 14:33:15 +000059
Achin Gupta4f6ad662013-10-25 09:08:21 +010060 /* Initialize the platform config for future decision making */
Dan Handleyea451572014-05-15 14:53:30 +010061 fvp_config_setup();
Vikram Kanigiri96377452014-04-24 11:02:16 +010062
Vikram Kanigiri9d70f0f2014-07-15 16:46:43 +010063 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +000064 * Initialize the correct interconnect for this cluster during cold
65 * boot. No need for locks as no other CPU is active.
Vikram Kanigiri9d70f0f2014-07-15 16:46:43 +010066 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +000067 fvp_interconnect_init();
Sandrine Bailleuxda797f62015-05-14 14:13:05 +010068
Dan Handley2b6b5742015-03-19 19:17:53 +000069 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +000070 * Enable coherency in interconnect for the primary CPU's cluster.
Sandrine Bailleuxda797f62015-05-14 14:13:05 +010071 * Earlier bootloader stages might already do this (e.g. Trusted
72 * Firmware's BL1 does it) but we can't assume so. There is no harm in
73 * executing this code twice anyway.
Dan Handley2b6b5742015-03-19 19:17:53 +000074 * FVP PSCI code will enable coherency for other clusters.
75 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +000076 fvp_interconnect_enable();
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +010077
Alexei Fedorov7131d832019-08-16 14:15:59 +010078 /* Initialize System level generic or SP804 timer */
79 fvp_timer_init();
80
Alexei Fedorov6b4a5f02019-04-26 12:07:07 +010081 /* On FVP RevC, initialize SMMUv3 */
Vijayenthiran Subramaniam884cc022023-12-21 17:34:05 +053082 if ((arm_config.flags & ARM_CONFIG_FVP_HAS_SMMUV3) != 0U) {
83 if (smmuv3_security_init(PLAT_FVP_SMMUV3_BASE) != 0) {
84 /*
85 * Don't proceed for smmuv3 initialization if the
86 * security init failed.
87 */
88 return;
89 }
90 /* SMMUv3 initialization failure is not fatal */
91 if (smmuv3_init(PLAT_FVP_SMMUV3_BASE) != 0) {
92 WARN("Failed initializing SMMU.\n");
93 }
94 }
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -060095}
96
Harrison Mutai91ce7c92023-12-01 15:50:00 +000097#if !TRANSFER_LIST
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -060098void __init bl31_plat_arch_setup(void)
99{
Manish V Badarkhe86854e72022-03-15 16:05:58 +0000100 int rc __unused;
101 uintptr_t hw_config_base_align __unused;
102 size_t mapped_size_align __unused;
103
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600104 arm_bl31_plat_arch_setup();
105
106 /*
107 * For RESET_TO_BL31 systems, BL31 is the first bootloader to run.
108 * So there is no BL2 to load the HW_CONFIG dtb into memory before
Manish V Badarkhe86854e72022-03-15 16:05:58 +0000109 * control is passed to BL31. The code below relies on dynamic mapping
110 * capability, which is not supported by xlat tables lib V1.
111 * TODO: remove the ARM_XLAT_TABLES_LIB_V1 check when its support
112 * gets deprecated.
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600113 */
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600114#if !RESET_TO_BL31 && !RESET_TO_BL2 && !ARM_XLAT_TABLES_LIB_V1
Manish V Badarkhe8717e032020-05-30 17:40:44 +0100115 assert(hw_config_info != NULL);
Manish V Badarkhe86854e72022-03-15 16:05:58 +0000116 assert(hw_config_info->config_addr != 0UL);
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600117
Manish V Badarkhe86854e72022-03-15 16:05:58 +0000118 /* Page aligned address and size if necessary */
119 hw_config_base_align = page_align(hw_config_info->config_addr, DOWN);
120 mapped_size_align = page_align(hw_config_info->config_max_size, UP);
121
122 if ((hw_config_info->config_addr != hw_config_base_align) &&
123 (hw_config_info->config_max_size == mapped_size_align)) {
124 mapped_size_align += PAGE_SIZE;
125 }
126
127 /*
128 * map dynamically HW config region with its aligned base address and
129 * size
130 */
131 rc = mmap_add_dynamic_region((unsigned long long)hw_config_base_align,
132 hw_config_base_align,
133 mapped_size_align,
134 MT_RO_DATA);
135 if (rc != 0) {
136 ERROR("Error while mapping HW_CONFIG device tree (%d).\n", rc);
137 panic();
138 }
139
140 /* Populate HW_CONFIG device tree with the mapped address */
Manish V Badarkhe8717e032020-05-30 17:40:44 +0100141 fconf_populate("HW_CONFIG", hw_config_info->config_addr);
Manish V Badarkhe86854e72022-03-15 16:05:58 +0000142
143 /* unmap the HW_CONFIG memory region */
144 rc = mmap_remove_dynamic_region(hw_config_base_align, mapped_size_align);
145 if (rc != 0) {
146 ERROR("Error while unmapping HW_CONFIG device tree (%d).\n",
147 rc);
148 panic();
149 }
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600150#endif /* !RESET_TO_BL31 && !RESET_TO_BL2 && !ARM_XLAT_TABLES_LIB_V1 */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100151}
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000152#endif /* TRANSFER_LIST */
laurenw-arm9656a302020-06-10 16:33:18 -0500153
154unsigned int plat_get_syscnt_freq2(void)
155{
156 unsigned int counter_base_frequency;
157
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600158#if !RESET_TO_BL31 && !RESET_TO_BL2
laurenw-arm9656a302020-06-10 16:33:18 -0500159 /* Get the frequency through FCONF API for HW_CONFIG */
160 counter_base_frequency = FCONF_GET_PROPERTY(hw_config, cpu_timer, clock_freq);
161 if (counter_base_frequency > 0U) {
162 return counter_base_frequency;
163 }
164#endif
165
166 /* Read the frequency from Frequency modes table */
167 counter_base_frequency = mmio_read_32(ARM_SYS_CNTCTL_BASE + CNTFID_OFF);
168
169 /* The first entry of the frequency modes table must not be 0 */
170 if (counter_base_frequency == 0U) {
171 panic();
172 }
173
174 return counter_base_frequency;
175}