blob: f9ee4492f5d080b8b25a66ad354f174b9cbd0779 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -06002 * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -06007#include <assert.h>
8#include <common/debug.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009#include <drivers/arm/smmu_v3.h>
laurenw-arm9656a302020-06-10 16:33:18 -050010#include <fconf_hw_config_getter.h>
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -060011#include <lib/fconf/fconf.h>
Manish V Badarkhe8717e032020-05-30 17:40:44 +010012#include <lib/fconf/fconf_dyn_cfg_getter.h>
laurenw-arm9656a302020-06-10 16:33:18 -050013#include <lib/mmio.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000014#include <plat/arm/common/arm_config.h>
15#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <plat/common/platform.h>
17
Dan Handleyed6ff952014-05-14 17:44:19 +010018#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010019
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +010020void __init bl31_early_platform_setup2(u_register_t arg0,
21 u_register_t arg1, u_register_t arg2, u_register_t arg3)
Achin Gupta4f6ad662013-10-25 09:08:21 +010022{
Manish V Badarkhe8717e032020-05-30 17:40:44 +010023#if !RESET_TO_BL31 && !BL2_AT_EL3
24 const struct dyn_cfg_dtb_info_t *soc_fw_config_info;
25
26 INFO("BL31 FCONF: FW_CONFIG address = %lx\n", (uintptr_t)arg1);
27 /* Fill the properties struct with the info from the config dtb */
28 fconf_populate("FW_CONFIG", arg1);
29
30 soc_fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, SOC_FW_CONFIG_ID);
31 if (soc_fw_config_info != NULL) {
32 arg1 = soc_fw_config_info->config_addr;
33 }
34#endif /* !RESET_TO_BL31 && !BL2_AT_EL3 */
35
Soby Mathew7d5a2e72018-01-10 15:59:31 +000036 arm_bl31_early_platform_setup((void *)arg0, arg1, arg2, (void *)arg3);
Vikram Kanigiri3684abf2014-03-27 14:33:15 +000037
Achin Gupta4f6ad662013-10-25 09:08:21 +010038 /* Initialize the platform config for future decision making */
Dan Handleyea451572014-05-15 14:53:30 +010039 fvp_config_setup();
Vikram Kanigiri96377452014-04-24 11:02:16 +010040
Vikram Kanigiri9d70f0f2014-07-15 16:46:43 +010041 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +000042 * Initialize the correct interconnect for this cluster during cold
43 * boot. No need for locks as no other CPU is active.
Vikram Kanigiri9d70f0f2014-07-15 16:46:43 +010044 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +000045 fvp_interconnect_init();
Sandrine Bailleuxda797f62015-05-14 14:13:05 +010046
Dan Handley2b6b5742015-03-19 19:17:53 +000047 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +000048 * Enable coherency in interconnect for the primary CPU's cluster.
Sandrine Bailleuxda797f62015-05-14 14:13:05 +010049 * Earlier bootloader stages might already do this (e.g. Trusted
50 * Firmware's BL1 does it) but we can't assume so. There is no harm in
51 * executing this code twice anyway.
Dan Handley2b6b5742015-03-19 19:17:53 +000052 * FVP PSCI code will enable coherency for other clusters.
53 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +000054 fvp_interconnect_enable();
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +010055
Alexei Fedorov7131d832019-08-16 14:15:59 +010056 /* Initialize System level generic or SP804 timer */
57 fvp_timer_init();
58
Alexei Fedorov6b4a5f02019-04-26 12:07:07 +010059 /* On FVP RevC, initialize SMMUv3 */
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +010060 if ((arm_config.flags & ARM_CONFIG_FVP_HAS_SMMUV3) != 0U)
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +010061 smmuv3_init(PLAT_FVP_SMMUV3_BASE);
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -060062}
63
64void __init bl31_plat_arch_setup(void)
65{
66 arm_bl31_plat_arch_setup();
67
68 /*
69 * For RESET_TO_BL31 systems, BL31 is the first bootloader to run.
70 * So there is no BL2 to load the HW_CONFIG dtb into memory before
71 * control is passed to BL31.
72 */
73#if !RESET_TO_BL31 && !BL2_AT_EL3
Manish V Badarkhe8717e032020-05-30 17:40:44 +010074 /* HW_CONFIG was also loaded by BL2 */
75 const struct dyn_cfg_dtb_info_t *hw_config_info;
76
77 hw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, HW_CONFIG_ID);
78 assert(hw_config_info != NULL);
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -060079
Manish V Badarkhe8717e032020-05-30 17:40:44 +010080 fconf_populate("HW_CONFIG", hw_config_info->config_addr);
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -060081#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +010082}
laurenw-arm9656a302020-06-10 16:33:18 -050083
84unsigned int plat_get_syscnt_freq2(void)
85{
86 unsigned int counter_base_frequency;
87
88#if !RESET_TO_BL31 && !BL2_AT_EL3
89 /* Get the frequency through FCONF API for HW_CONFIG */
90 counter_base_frequency = FCONF_GET_PROPERTY(hw_config, cpu_timer, clock_freq);
91 if (counter_base_frequency > 0U) {
92 return counter_base_frequency;
93 }
94#endif
95
96 /* Read the frequency from Frequency modes table */
97 counter_base_frequency = mmio_read_32(ARM_SYS_CNTCTL_BASE + CNTFID_OFF);
98
99 /* The first entry of the frequency modes table must not be 0 */
100 if (counter_base_frequency == 0U) {
101 panic();
102 }
103
104 return counter_base_frequency;
105}