blob: 5c00baa4517f0206973d39e6a5f01801473f4296 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Dan Handleye83b0ca2014-01-14 18:17:09 +00002 * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
Sandrine Bailleux3fa98472014-03-31 11:25:18 +010031#include <arch.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010032#include <bl_common.h>
33#include <bl31.h>
Vikram Kanigiri3ff77de2014-03-25 17:35:26 +000034#include <console.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010035#include <mmio.h>
36#include <platform.h>
37#include <stddef.h>
Dan Handley4d2e49d2014-04-11 11:52:12 +010038#include "drivers/pwrc/fvp_pwrc.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010039
40/*******************************************************************************
41 * Declarations of linker defined symbols which will help us find the layout
42 * of trusted SRAM
43 ******************************************************************************/
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000044extern unsigned long __RO_START__;
45extern unsigned long __RO_END__;
Achin Gupta4f6ad662013-10-25 09:08:21 +010046
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000047extern unsigned long __COHERENT_RAM_START__;
48extern unsigned long __COHERENT_RAM_END__;
Achin Gupta4f6ad662013-10-25 09:08:21 +010049
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000050/*
51 * The next 2 constants identify the extents of the code & RO data region.
52 * These addresses are used by the MMU setup code and therefore they must be
53 * page-aligned. It is the responsibility of the linker script to ensure that
54 * __RO_START__ and __RO_END__ linker symbols refer to page-aligned addresses.
55 */
56#define BL31_RO_BASE (unsigned long)(&__RO_START__)
57#define BL31_RO_LIMIT (unsigned long)(&__RO_END__)
58
59/*
60 * The next 2 constants identify the extents of the coherent memory region.
61 * These addresses are used by the MMU setup code and therefore they must be
62 * page-aligned. It is the responsibility of the linker script to ensure that
63 * __COHERENT_RAM_START__ and __COHERENT_RAM_END__ linker symbols
64 * refer to page-aligned addresses.
65 */
66#define BL31_COHERENT_RAM_BASE (unsigned long)(&__COHERENT_RAM_START__)
67#define BL31_COHERENT_RAM_LIMIT (unsigned long)(&__COHERENT_RAM_END__)
Achin Gupta4f6ad662013-10-25 09:08:21 +010068
69/*******************************************************************************
Achin Guptae4d084e2014-02-19 17:18:23 +000070 * Reference to structure which holds the arguments that have been passed to
71 * BL31 from BL2.
Achin Gupta4f6ad662013-10-25 09:08:21 +010072 ******************************************************************************/
Dan Handleye2712bc2014-04-10 15:37:22 +010073static bl31_args_t *bl2_to_bl31_args;
Achin Gupta4f6ad662013-10-25 09:08:21 +010074
Dan Handleye2712bc2014-04-10 15:37:22 +010075meminfo_t *bl31_plat_sec_mem_layout(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +010076{
Achin Guptae4d084e2014-02-19 17:18:23 +000077 return &bl2_to_bl31_args->bl31_meminfo;
Achin Gupta4f6ad662013-10-25 09:08:21 +010078}
79
Dan Handleye2712bc2014-04-10 15:37:22 +010080meminfo_t *bl31_plat_get_bl32_mem_layout(void)
Achin Gupta35ca3512014-02-19 17:58:33 +000081{
82 return &bl2_to_bl31_args->bl32_meminfo;
83}
84
Achin Gupta4f6ad662013-10-25 09:08:21 +010085/*******************************************************************************
Achin Gupta35ca3512014-02-19 17:58:33 +000086 * Return a pointer to the 'el_change_info' structure of the next image for the
87 * security state specified. BL33 corresponds to the non-secure image type
88 * while BL32 corresponds to the secure image type. A NULL pointer is returned
89 * if the image does not exist.
Achin Gupta4f6ad662013-10-25 09:08:21 +010090 ******************************************************************************/
Dan Handleye2712bc2014-04-10 15:37:22 +010091el_change_info_t *bl31_get_next_image_info(uint32_t type)
Achin Gupta4f6ad662013-10-25 09:08:21 +010092{
Dan Handleye2712bc2014-04-10 15:37:22 +010093 el_change_info_t *next_image_info;
Achin Gupta35ca3512014-02-19 17:58:33 +000094
95 next_image_info = (type == NON_SECURE) ?
96 &bl2_to_bl31_args->bl33_image_info :
97 &bl2_to_bl31_args->bl32_image_info;
98
99 /* None of the images on this platform can have 0x0 as the entrypoint */
100 if (next_image_info->entrypoint)
101 return next_image_info;
102 else
103 return NULL;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100104}
105
106/*******************************************************************************
Achin Guptae4d084e2014-02-19 17:18:23 +0000107 * Perform any BL31 specific platform actions. Here is an opportunity to copy
108 * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before they
109 * are lost (potentially). This needs to be done before the MMU is initialized
110 * so that the memory layout can be used while creating page tables. On the FVP
111 * we know that BL2 has populated the parameters in secure DRAM. So we just use
112 * the reference passed in 'from_bl2' instead of copying. The 'data' parameter
113 * is not used since all the information is contained in 'from_bl2'. Also, BL2
114 * has flushed this information to memory, so we are guaranteed to pick up good
115 * data
Achin Gupta4f6ad662013-10-25 09:08:21 +0100116 ******************************************************************************/
Dan Handleye2712bc2014-04-10 15:37:22 +0100117void bl31_early_platform_setup(bl31_args_t *from_bl2,
Sandrine Bailleux93ca2212013-12-02 15:57:09 +0000118 void *data)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100119{
Achin Guptae4d084e2014-02-19 17:18:23 +0000120 bl2_to_bl31_args = from_bl2;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100121
Vikram Kanigiri3684abf2014-03-27 14:33:15 +0000122 /* Initialize the console to provide early debug support */
123 console_init(PL011_UART0_BASE);
124
Achin Gupta4f6ad662013-10-25 09:08:21 +0100125 /* Initialize the platform config for future decision making */
126 platform_config_setup();
127}
128
129/*******************************************************************************
130 * Initialize the gic, configure the CLCD and zero out variables needed by the
131 * secondaries to boot up correctly.
132 ******************************************************************************/
133void bl31_platform_setup()
134{
135 unsigned int reg_val;
136
Ian Spray84687392014-01-02 16:57:12 +0000137 /* Initialize the gic cpu and distributor interfaces */
138 gic_setup();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100139
140 /*
141 * TODO: Configure the CLCD before handing control to
142 * linux. Need to see if a separate driver is needed
143 * instead.
144 */
145 mmio_write_32(VE_SYSREGS_BASE + V2M_SYS_CFGDATA, 0);
146 mmio_write_32(VE_SYSREGS_BASE + V2M_SYS_CFGCTRL,
147 (1ull << 31) | (1 << 30) | (7 << 20) | (0 << 16));
148
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100149 /* Enable and initialize the System level generic timer */
150 mmio_write_32(SYS_CNTCTL_BASE + CNTCR_OFF, CNTCR_FCREQ(0) | CNTCR_EN);
151
Achin Gupta4f6ad662013-10-25 09:08:21 +0100152 /* Allow access to the System counter timer module */
153 reg_val = (1 << CNTACR_RPCT_SHIFT) | (1 << CNTACR_RVCT_SHIFT);
154 reg_val |= (1 << CNTACR_RFRQ_SHIFT) | (1 << CNTACR_RVOFF_SHIFT);
155 reg_val |= (1 << CNTACR_RWVT_SHIFT) | (1 << CNTACR_RWPT_SHIFT);
156 mmio_write_32(SYS_TIMCTL_BASE + CNTACR_BASE(0), reg_val);
157 mmio_write_32(SYS_TIMCTL_BASE + CNTACR_BASE(1), reg_val);
158
159 reg_val = (1 << CNTNSAR_NS_SHIFT(0)) | (1 << CNTNSAR_NS_SHIFT(1));
160 mmio_write_32(SYS_TIMCTL_BASE + CNTNSAR, reg_val);
161
162 /* Intialize the power controller */
163 fvp_pwrc_setup();
164
Ian Spray84687392014-01-02 16:57:12 +0000165 /* Topologies are best known to the platform. */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100166 plat_setup_topology();
167}
168
169/*******************************************************************************
170 * Perform the very early platform specific architectural setup here. At the
171 * moment this is only intializes the mmu in a quick and dirty way.
172 ******************************************************************************/
173void bl31_plat_arch_setup()
174{
Achin Guptae4d084e2014-02-19 17:18:23 +0000175 configure_mmu(&bl2_to_bl31_args->bl31_meminfo,
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000176 BL31_RO_BASE,
177 BL31_RO_LIMIT,
178 BL31_COHERENT_RAM_BASE,
179 BL31_COHERENT_RAM_LIMIT);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100180}