blob: eb137e0d9434c36aa91c8a2156babb8251ac0620 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Dan Handleye83b0ca2014-01-14 18:17:09 +00002 * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
Achin Gupta4f6ad662013-10-25 09:08:21 +010031#include <platform.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010032#include <fvp_pwrc.h>
Jeenu Viswambharan57418942014-01-07 10:21:18 +000033#include <assert.h>
34#include <arch_helpers.h>
Vikram Kanigiri3ff77de2014-03-25 17:35:26 +000035#include <console.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010036
37/*******************************************************************************
38 * Declarations of linker defined symbols which will help us find the layout
39 * of trusted SRAM
40 ******************************************************************************/
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000041extern unsigned long __RO_START__;
42extern unsigned long __RO_END__;
Achin Gupta4f6ad662013-10-25 09:08:21 +010043
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000044extern unsigned long __COHERENT_RAM_START__;
45extern unsigned long __COHERENT_RAM_END__;
Achin Gupta4f6ad662013-10-25 09:08:21 +010046
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000047/*
48 * The next 2 constants identify the extents of the code & RO data region.
49 * These addresses are used by the MMU setup code and therefore they must be
50 * page-aligned. It is the responsibility of the linker script to ensure that
51 * __RO_START__ and __RO_END__ linker symbols refer to page-aligned addresses.
52 */
53#define BL31_RO_BASE (unsigned long)(&__RO_START__)
54#define BL31_RO_LIMIT (unsigned long)(&__RO_END__)
55
56/*
57 * The next 2 constants identify the extents of the coherent memory region.
58 * These addresses are used by the MMU setup code and therefore they must be
59 * page-aligned. It is the responsibility of the linker script to ensure that
60 * __COHERENT_RAM_START__ and __COHERENT_RAM_END__ linker symbols
61 * refer to page-aligned addresses.
62 */
63#define BL31_COHERENT_RAM_BASE (unsigned long)(&__COHERENT_RAM_START__)
64#define BL31_COHERENT_RAM_LIMIT (unsigned long)(&__COHERENT_RAM_END__)
Achin Gupta4f6ad662013-10-25 09:08:21 +010065
66/*******************************************************************************
Achin Guptae4d084e2014-02-19 17:18:23 +000067 * Reference to structure which holds the arguments that have been passed to
68 * BL31 from BL2.
Achin Gupta4f6ad662013-10-25 09:08:21 +010069 ******************************************************************************/
Achin Guptae4d084e2014-02-19 17:18:23 +000070static bl31_args *bl2_to_bl31_args;
Achin Gupta4f6ad662013-10-25 09:08:21 +010071
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +000072meminfo *bl31_plat_sec_mem_layout(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +010073{
Achin Guptae4d084e2014-02-19 17:18:23 +000074 return &bl2_to_bl31_args->bl31_meminfo;
Achin Gupta4f6ad662013-10-25 09:08:21 +010075}
76
Achin Gupta35ca3512014-02-19 17:58:33 +000077meminfo *bl31_plat_get_bl32_mem_layout(void)
78{
79 return &bl2_to_bl31_args->bl32_meminfo;
80}
81
Achin Gupta4f6ad662013-10-25 09:08:21 +010082/*******************************************************************************
Achin Gupta35ca3512014-02-19 17:58:33 +000083 * Return a pointer to the 'el_change_info' structure of the next image for the
84 * security state specified. BL33 corresponds to the non-secure image type
85 * while BL32 corresponds to the secure image type. A NULL pointer is returned
86 * if the image does not exist.
Achin Gupta4f6ad662013-10-25 09:08:21 +010087 ******************************************************************************/
Achin Gupta35ca3512014-02-19 17:58:33 +000088el_change_info *bl31_get_next_image_info(uint32_t type)
Achin Gupta4f6ad662013-10-25 09:08:21 +010089{
Achin Gupta35ca3512014-02-19 17:58:33 +000090 el_change_info *next_image_info;
91
92 next_image_info = (type == NON_SECURE) ?
93 &bl2_to_bl31_args->bl33_image_info :
94 &bl2_to_bl31_args->bl32_image_info;
95
96 /* None of the images on this platform can have 0x0 as the entrypoint */
97 if (next_image_info->entrypoint)
98 return next_image_info;
99 else
100 return NULL;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100101}
102
103/*******************************************************************************
Achin Guptae4d084e2014-02-19 17:18:23 +0000104 * Perform any BL31 specific platform actions. Here is an opportunity to copy
105 * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before they
106 * are lost (potentially). This needs to be done before the MMU is initialized
107 * so that the memory layout can be used while creating page tables. On the FVP
108 * we know that BL2 has populated the parameters in secure DRAM. So we just use
109 * the reference passed in 'from_bl2' instead of copying. The 'data' parameter
110 * is not used since all the information is contained in 'from_bl2'. Also, BL2
111 * has flushed this information to memory, so we are guaranteed to pick up good
112 * data
Achin Gupta4f6ad662013-10-25 09:08:21 +0100113 ******************************************************************************/
Achin Guptae4d084e2014-02-19 17:18:23 +0000114void bl31_early_platform_setup(bl31_args *from_bl2,
Sandrine Bailleux93ca2212013-12-02 15:57:09 +0000115 void *data)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100116{
Achin Guptae4d084e2014-02-19 17:18:23 +0000117 bl2_to_bl31_args = from_bl2;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100118
119 /* Initialize the platform config for future decision making */
120 platform_config_setup();
Vikram Kanigiri3ff77de2014-03-25 17:35:26 +0000121
122 console_init(PL011_UART0_BASE);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100123}
124
125/*******************************************************************************
126 * Initialize the gic, configure the CLCD and zero out variables needed by the
127 * secondaries to boot up correctly.
128 ******************************************************************************/
129void bl31_platform_setup()
130{
131 unsigned int reg_val;
Jeenu Viswambharan57418942014-01-07 10:21:18 +0000132 unsigned int counter_base_frequency;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100133
Ian Spray84687392014-01-02 16:57:12 +0000134 /* Initialize the gic cpu and distributor interfaces */
135 gic_setup();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100136
137 /*
138 * TODO: Configure the CLCD before handing control to
139 * linux. Need to see if a separate driver is needed
140 * instead.
141 */
142 mmio_write_32(VE_SYSREGS_BASE + V2M_SYS_CFGDATA, 0);
143 mmio_write_32(VE_SYSREGS_BASE + V2M_SYS_CFGCTRL,
144 (1ull << 31) | (1 << 30) | (7 << 20) | (0 << 16));
145
Jeenu Viswambharan57418942014-01-07 10:21:18 +0000146 /* Read the frequency from Frequency modes table */
147 counter_base_frequency = mmio_read_32(SYS_CNTCTL_BASE + CNTFID_OFF);
148
149 /* The first entry of the frequency modes table must not be 0 */
150 assert(counter_base_frequency != 0);
151
152 /* Program the counter frequency */
153 write_cntfrq_el0(counter_base_frequency);
154
Achin Gupta4f6ad662013-10-25 09:08:21 +0100155 /* Allow access to the System counter timer module */
156 reg_val = (1 << CNTACR_RPCT_SHIFT) | (1 << CNTACR_RVCT_SHIFT);
157 reg_val |= (1 << CNTACR_RFRQ_SHIFT) | (1 << CNTACR_RVOFF_SHIFT);
158 reg_val |= (1 << CNTACR_RWVT_SHIFT) | (1 << CNTACR_RWPT_SHIFT);
159 mmio_write_32(SYS_TIMCTL_BASE + CNTACR_BASE(0), reg_val);
160 mmio_write_32(SYS_TIMCTL_BASE + CNTACR_BASE(1), reg_val);
161
162 reg_val = (1 << CNTNSAR_NS_SHIFT(0)) | (1 << CNTNSAR_NS_SHIFT(1));
163 mmio_write_32(SYS_TIMCTL_BASE + CNTNSAR, reg_val);
164
165 /* Intialize the power controller */
166 fvp_pwrc_setup();
167
Ian Spray84687392014-01-02 16:57:12 +0000168 /* Topologies are best known to the platform. */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100169 plat_setup_topology();
170}
171
172/*******************************************************************************
173 * Perform the very early platform specific architectural setup here. At the
174 * moment this is only intializes the mmu in a quick and dirty way.
175 ******************************************************************************/
176void bl31_plat_arch_setup()
177{
Achin Guptae4d084e2014-02-19 17:18:23 +0000178 configure_mmu(&bl2_to_bl31_args->bl31_meminfo,
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000179 BL31_RO_BASE,
180 BL31_RO_LIMIT,
181 BL31_COHERENT_RAM_BASE,
182 BL31_COHERENT_RAM_LIMIT);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100183}