blob: a94a4f4b7d1e2e600641d705bab617d3783e98de [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Juan Pablo Condeb36eca12022-02-01 15:19:58 -05002 * Copyright (c) 2013-2022, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -06007#include <assert.h>
8#include <common/debug.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009#include <drivers/arm/smmu_v3.h>
laurenw-arm9656a302020-06-10 16:33:18 -050010#include <fconf_hw_config_getter.h>
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -060011#include <lib/fconf/fconf.h>
Manish V Badarkhe8717e032020-05-30 17:40:44 +010012#include <lib/fconf/fconf_dyn_cfg_getter.h>
laurenw-arm9656a302020-06-10 16:33:18 -050013#include <lib/mmio.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000014#include <plat/arm/common/arm_config.h>
15#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <plat/common/platform.h>
17
Dan Handleyed6ff952014-05-14 17:44:19 +010018#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010019
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +010020void __init bl31_early_platform_setup2(u_register_t arg0,
21 u_register_t arg1, u_register_t arg2, u_register_t arg3)
Achin Gupta4f6ad662013-10-25 09:08:21 +010022{
Juan Pablo Condeb36eca12022-02-01 15:19:58 -050023 /* Initialize the console to provide early debug support */
24 arm_console_boot_init();
25
Manish V Badarkhe8717e032020-05-30 17:40:44 +010026#if !RESET_TO_BL31 && !BL2_AT_EL3
27 const struct dyn_cfg_dtb_info_t *soc_fw_config_info;
28
29 INFO("BL31 FCONF: FW_CONFIG address = %lx\n", (uintptr_t)arg1);
30 /* Fill the properties struct with the info from the config dtb */
31 fconf_populate("FW_CONFIG", arg1);
32
33 soc_fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, SOC_FW_CONFIG_ID);
34 if (soc_fw_config_info != NULL) {
35 arg1 = soc_fw_config_info->config_addr;
36 }
37#endif /* !RESET_TO_BL31 && !BL2_AT_EL3 */
38
Soby Mathew7d5a2e72018-01-10 15:59:31 +000039 arm_bl31_early_platform_setup((void *)arg0, arg1, arg2, (void *)arg3);
Vikram Kanigiri3684abf2014-03-27 14:33:15 +000040
Achin Gupta4f6ad662013-10-25 09:08:21 +010041 /* Initialize the platform config for future decision making */
Dan Handleyea451572014-05-15 14:53:30 +010042 fvp_config_setup();
Vikram Kanigiri96377452014-04-24 11:02:16 +010043
Vikram Kanigiri9d70f0f2014-07-15 16:46:43 +010044 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +000045 * Initialize the correct interconnect for this cluster during cold
46 * boot. No need for locks as no other CPU is active.
Vikram Kanigiri9d70f0f2014-07-15 16:46:43 +010047 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +000048 fvp_interconnect_init();
Sandrine Bailleuxda797f62015-05-14 14:13:05 +010049
Dan Handley2b6b5742015-03-19 19:17:53 +000050 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +000051 * Enable coherency in interconnect for the primary CPU's cluster.
Sandrine Bailleuxda797f62015-05-14 14:13:05 +010052 * Earlier bootloader stages might already do this (e.g. Trusted
53 * Firmware's BL1 does it) but we can't assume so. There is no harm in
54 * executing this code twice anyway.
Dan Handley2b6b5742015-03-19 19:17:53 +000055 * FVP PSCI code will enable coherency for other clusters.
56 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +000057 fvp_interconnect_enable();
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +010058
Alexei Fedorov7131d832019-08-16 14:15:59 +010059 /* Initialize System level generic or SP804 timer */
60 fvp_timer_init();
61
Alexei Fedorov6b4a5f02019-04-26 12:07:07 +010062 /* On FVP RevC, initialize SMMUv3 */
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +010063 if ((arm_config.flags & ARM_CONFIG_FVP_HAS_SMMUV3) != 0U)
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +010064 smmuv3_init(PLAT_FVP_SMMUV3_BASE);
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -060065}
66
67void __init bl31_plat_arch_setup(void)
68{
69 arm_bl31_plat_arch_setup();
70
71 /*
72 * For RESET_TO_BL31 systems, BL31 is the first bootloader to run.
73 * So there is no BL2 to load the HW_CONFIG dtb into memory before
74 * control is passed to BL31.
75 */
76#if !RESET_TO_BL31 && !BL2_AT_EL3
Manish V Badarkhe8717e032020-05-30 17:40:44 +010077 /* HW_CONFIG was also loaded by BL2 */
78 const struct dyn_cfg_dtb_info_t *hw_config_info;
79
80 hw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, HW_CONFIG_ID);
81 assert(hw_config_info != NULL);
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -060082
Manish V Badarkhe8717e032020-05-30 17:40:44 +010083 fconf_populate("HW_CONFIG", hw_config_info->config_addr);
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -060084#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +010085}
laurenw-arm9656a302020-06-10 16:33:18 -050086
87unsigned int plat_get_syscnt_freq2(void)
88{
89 unsigned int counter_base_frequency;
90
91#if !RESET_TO_BL31 && !BL2_AT_EL3
92 /* Get the frequency through FCONF API for HW_CONFIG */
93 counter_base_frequency = FCONF_GET_PROPERTY(hw_config, cpu_timer, clock_freq);
94 if (counter_base_frequency > 0U) {
95 return counter_base_frequency;
96 }
97#endif
98
99 /* Read the frequency from Frequency modes table */
100 counter_base_frequency = mmio_read_32(ARM_SYS_CNTCTL_BASE + CNTFID_OFF);
101
102 /* The first entry of the frequency modes table must not be 0 */
103 if (counter_base_frequency == 0U) {
104 panic();
105 }
106
107 return counter_base_frequency;
108}