blob: fc9c6c379964d7dbfebb2d5ef6ccc280dfdb5643 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Lei Wen142c8f92011-06-28 21:50:06 +00002/*
3 * Copyright 2011, Marvell Semiconductor Inc.
4 * Lei Wen <leiwen@marvell.com>
5 *
Lei Wen142c8f92011-06-28 21:50:06 +00006 * Back ported to the 8xx platform (from the 8260 platform) by
7 * Murray.Jensen@cmst.csiro.au, 27-Jan-01.
8 */
9
10#include <common.h>
Simon Glass63334482019-11-14 12:57:39 -070011#include <cpu_func.h>
Faiz Abbasf08f9d72019-06-11 00:43:34 +053012#include <dm.h>
Simon Glassb0842072016-06-12 23:30:27 -060013#include <errno.h>
Simon Glass0f2af882020-05-10 11:40:05 -060014#include <log.h>
Lei Wen142c8f92011-06-28 21:50:06 +000015#include <malloc.h>
16#include <mmc.h>
17#include <sdhci.h>
Simon Glass274e0b02020-05-10 11:39:56 -060018#include <asm/cache.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060019#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060020#include <linux/delay.h>
Masahiro Yamada97e7e822020-02-14 16:40:26 +090021#include <linux/dma-mapping.h>
Simon Glassbdd5f812023-09-14 18:21:46 -060022#include <linux/printk.h>
Jaehoon Chung27685932020-03-27 13:08:00 +090023#include <phys2bus.h>
Faiz Abbas6ede1212021-02-04 15:10:46 +053024#include <power/regulator.h>
Lei Wen142c8f92011-06-28 21:50:06 +000025
Lei Wen142c8f92011-06-28 21:50:06 +000026static void sdhci_reset(struct sdhci_host *host, u8 mask)
27{
28 unsigned long timeout;
29
30 /* Wait max 100 ms */
31 timeout = 100;
32 sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
33 while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
34 if (timeout == 0) {
Darwin Rambo43558132013-12-19 15:13:25 -080035 printf("%s: Reset 0x%x never completed.\n",
36 __func__, (int)mask);
Lei Wen142c8f92011-06-28 21:50:06 +000037 return;
38 }
39 timeout--;
40 udelay(1000);
41 }
42}
43
44static void sdhci_cmd_done(struct sdhci_host *host, struct mmc_cmd *cmd)
45{
46 int i;
47 if (cmd->resp_type & MMC_RSP_136) {
48 /* CRC is stripped so we need to do some shifting. */
49 for (i = 0; i < 4; i++) {
50 cmd->response[i] = sdhci_readl(host,
51 SDHCI_RESPONSE + (3-i)*4) << 8;
52 if (i != 3)
53 cmd->response[i] |= sdhci_readb(host,
54 SDHCI_RESPONSE + (3-i)*4-1);
55 }
56 } else {
57 cmd->response[0] = sdhci_readl(host, SDHCI_RESPONSE);
58 }
59}
60
61static void sdhci_transfer_pio(struct sdhci_host *host, struct mmc_data *data)
62{
63 int i;
64 char *offs;
65 for (i = 0; i < data->blocksize; i += 4) {
66 offs = data->dest + i;
67 if (data->flags == MMC_DATA_READ)
68 *(u32 *)offs = sdhci_readl(host, SDHCI_BUFFER);
69 else
70 sdhci_writel(host, *(u32 *)offs, SDHCI_BUFFER);
71 }
72}
Faiz Abbas4c082a62019-04-16 23:06:58 +053073
Peter Geis4561ada2023-04-18 16:46:44 +000074#if (CONFIG_IS_ENABLED(MMC_SDHCI_SDMA) || CONFIG_IS_ENABLED(MMC_SDHCI_ADMA))
Faiz Abbas87102502019-04-16 23:06:57 +053075static void sdhci_prepare_dma(struct sdhci_host *host, struct mmc_data *data,
76 int *is_aligned, int trans_bytes)
77{
Nicolas Saenz Julienne248a8f02021-01-12 13:55:29 +010078 dma_addr_t dma_addr;
Jaehoon Chungf77f0582012-09-20 20:31:55 +000079 unsigned char ctrl;
Masahiro Yamada97e7e822020-02-14 16:40:26 +090080 void *buf;
Faiz Abbas87102502019-04-16 23:06:57 +053081
82 if (data->flags == MMC_DATA_READ)
Masahiro Yamada97e7e822020-02-14 16:40:26 +090083 buf = data->dest;
Faiz Abbas87102502019-04-16 23:06:57 +053084 else
Masahiro Yamada97e7e822020-02-14 16:40:26 +090085 buf = (void *)data->src;
Faiz Abbas87102502019-04-16 23:06:57 +053086
Juhyun \(Justin\) Oh7d48a732013-09-13 18:06:00 +000087 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Jaehoon Chungf77f0582012-09-20 20:31:55 +000088 ctrl &= ~SDHCI_CTRL_DMA_MASK;
Faiz Abbas4c082a62019-04-16 23:06:58 +053089 if (host->flags & USE_ADMA64)
90 ctrl |= SDHCI_CTRL_ADMA64;
91 else if (host->flags & USE_ADMA)
92 ctrl |= SDHCI_CTRL_ADMA32;
Juhyun \(Justin\) Oh7d48a732013-09-13 18:06:00 +000093 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Faiz Abbas87102502019-04-16 23:06:57 +053094
Masahiro Yamada97e7e822020-02-14 16:40:26 +090095 if (host->flags & USE_SDMA &&
96 (host->force_align_buffer ||
97 (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR &&
98 ((unsigned long)buf & 0x7) != 0x0))) {
99 *is_aligned = 0;
100 if (data->flags != MMC_DATA_READ)
101 memcpy(host->align_buffer, buf, trans_bytes);
102 buf = host->align_buffer;
103 }
104
105 host->start_addr = dma_map_single(buf, trans_bytes,
106 mmc_get_dma_dir(data));
107
Faiz Abbas4c082a62019-04-16 23:06:58 +0530108 if (host->flags & USE_SDMA) {
Nicolas Saenz Julienne248a8f02021-01-12 13:55:29 +0100109 dma_addr = dev_phys_to_bus(mmc_to_dev(host->mmc), host->start_addr);
110 sdhci_writel(host, dma_addr, SDHCI_DMA_ADDRESS);
Michael Walle02016c62020-09-23 12:42:51 +0200111 }
112#if CONFIG_IS_ENABLED(MMC_SDHCI_ADMA)
113 else if (host->flags & (USE_ADMA | USE_ADMA64)) {
114 sdhci_prepare_adma_table(host->adma_desc_table, data,
115 host->start_addr);
Faiz Abbas4c082a62019-04-16 23:06:58 +0530116
Masahiro Yamada97eda292020-02-14 16:40:23 +0900117 sdhci_writel(host, lower_32_bits(host->adma_addr),
118 SDHCI_ADMA_ADDRESS);
Faiz Abbas4c082a62019-04-16 23:06:58 +0530119 if (host->flags & USE_ADMA64)
Masahiro Yamada97eda292020-02-14 16:40:23 +0900120 sdhci_writel(host, upper_32_bits(host->adma_addr),
Faiz Abbas4c082a62019-04-16 23:06:58 +0530121 SDHCI_ADMA_ADDRESS_HI);
122 }
Michael Walle02016c62020-09-23 12:42:51 +0200123#endif
Faiz Abbas87102502019-04-16 23:06:57 +0530124}
125#else
126static void sdhci_prepare_dma(struct sdhci_host *host, struct mmc_data *data,
127 int *is_aligned, int trans_bytes)
128{}
Jaehoon Chungf77f0582012-09-20 20:31:55 +0000129#endif
Faiz Abbas87102502019-04-16 23:06:57 +0530130static int sdhci_transfer_data(struct sdhci_host *host, struct mmc_data *data)
131{
132 dma_addr_t start_addr = host->start_addr;
133 unsigned int stat, rdy, mask, timeout, block = 0;
134 bool transfer_done = false;
Lei Wen142c8f92011-06-28 21:50:06 +0000135
Jaehoon Chung30686bd2012-09-20 20:31:54 +0000136 timeout = 1000000;
Lei Wen142c8f92011-06-28 21:50:06 +0000137 rdy = SDHCI_INT_SPACE_AVAIL | SDHCI_INT_DATA_AVAIL;
138 mask = SDHCI_DATA_AVAILABLE | SDHCI_SPACE_AVAILABLE;
139 do {
140 stat = sdhci_readl(host, SDHCI_INT_STATUS);
141 if (stat & SDHCI_INT_ERROR) {
Masahiro Yamada45256c42017-12-30 02:00:12 +0900142 pr_debug("%s: Error detected in status(0x%X)!\n",
143 __func__, stat);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +0900144 return -EIO;
Lei Wen142c8f92011-06-28 21:50:06 +0000145 }
Alex Deymod9b70232017-04-02 01:24:34 -0700146 if (!transfer_done && (stat & rdy)) {
Lei Wen142c8f92011-06-28 21:50:06 +0000147 if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & mask))
148 continue;
149 sdhci_writel(host, rdy, SDHCI_INT_STATUS);
150 sdhci_transfer_pio(host, data);
151 data->dest += data->blocksize;
Alex Deymod9b70232017-04-02 01:24:34 -0700152 if (++block >= data->blocks) {
153 /* Keep looping until the SDHCI_INT_DATA_END is
154 * cleared, even if we finished sending all the
155 * blocks.
156 */
157 transfer_done = true;
158 continue;
159 }
Lei Wen142c8f92011-06-28 21:50:06 +0000160 }
Faiz Abbas4c082a62019-04-16 23:06:58 +0530161 if ((host->flags & USE_DMA) && !transfer_done &&
Faiz Abbas87102502019-04-16 23:06:57 +0530162 (stat & SDHCI_INT_DMA_END)) {
Lei Wen142c8f92011-06-28 21:50:06 +0000163 sdhci_writel(host, SDHCI_INT_DMA_END, SDHCI_INT_STATUS);
Faiz Abbas4c082a62019-04-16 23:06:58 +0530164 if (host->flags & USE_SDMA) {
165 start_addr &=
166 ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1);
167 start_addr += SDHCI_DEFAULT_BOUNDARY_SIZE;
Nicolas Saenz Julienne248a8f02021-01-12 13:55:29 +0100168 start_addr = dev_phys_to_bus(mmc_to_dev(host->mmc),
169 start_addr);
170 sdhci_writel(host, start_addr, SDHCI_DMA_ADDRESS);
Faiz Abbas4c082a62019-04-16 23:06:58 +0530171 }
Lei Wen142c8f92011-06-28 21:50:06 +0000172 }
Lei Wen6c13c662011-10-08 04:14:57 +0000173 if (timeout-- > 0)
174 udelay(10);
175 else {
Darwin Rambo43558132013-12-19 15:13:25 -0800176 printf("%s: Transfer data timeout\n", __func__);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +0900177 return -ETIMEDOUT;
Lei Wen6c13c662011-10-08 04:14:57 +0000178 }
Lei Wen142c8f92011-06-28 21:50:06 +0000179 } while (!(stat & SDHCI_INT_DATA_END));
Masahiro Yamadacf61a5f2020-02-14 16:40:27 +0900180
Peter Geis4561ada2023-04-18 16:46:44 +0000181#if (CONFIG_IS_ENABLED(MMC_SDHCI_SDMA) || CONFIG_IS_ENABLED(MMC_SDHCI_ADMA))
Masahiro Yamadacf61a5f2020-02-14 16:40:27 +0900182 dma_unmap_single(host->start_addr, data->blocks * data->blocksize,
183 mmc_get_dma_dir(data));
Yuezhang.Mo@sony.com1f838f62021-01-14 05:46:50 +0000184#endif
Masahiro Yamadacf61a5f2020-02-14 16:40:27 +0900185
Lei Wen142c8f92011-06-28 21:50:06 +0000186 return 0;
187}
188
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200189/*
190 * No command will be sent by driver if card is busy, so driver must wait
191 * for card ready state.
192 * Every time when card is busy after timeout then (last) timeout value will be
193 * increased twice but only if it doesn't exceed global defined maximum.
Masahiro Yamada96250112016-08-25 16:07:39 +0900194 * Each function call will use last timeout value.
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200195 */
Masahiro Yamada96250112016-08-25 16:07:39 +0900196#define SDHCI_CMD_MAX_TIMEOUT 3200
Masahiro Yamadad4512312016-08-25 16:07:38 +0900197#define SDHCI_CMD_DEFAULT_TIMEOUT 100
Steve Raed4780832016-06-29 13:42:01 -0700198#define SDHCI_READ_STATUS_TIMEOUT 1000
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200199
Simon Glasseba48f92017-07-29 11:35:31 -0600200#ifdef CONFIG_DM_MMC
Simon Glassb97f0fa2016-06-12 23:30:28 -0600201static int sdhci_send_command(struct udevice *dev, struct mmc_cmd *cmd,
202 struct mmc_data *data)
203{
204 struct mmc *mmc = mmc_get_mmc_dev(dev);
205
206#else
Jeroen Hofsteeee54c7b2014-10-08 22:57:43 +0200207static int sdhci_send_command(struct mmc *mmc, struct mmc_cmd *cmd,
Simon Glassb97f0fa2016-06-12 23:30:28 -0600208 struct mmc_data *data)
Lei Wen142c8f92011-06-28 21:50:06 +0000209{
Simon Glassb97f0fa2016-06-12 23:30:28 -0600210#endif
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200211 struct sdhci_host *host = mmc->priv;
Lei Wen142c8f92011-06-28 21:50:06 +0000212 unsigned int stat = 0;
213 int ret = 0;
214 int trans_bytes = 0, is_aligned = 1;
Kunihiko Hayashia03df6c2022-09-09 16:23:32 +0900215 u32 mask, flags, mode = 0;
Faiz Abbas87102502019-04-16 23:06:57 +0530216 unsigned int time = 0;
Simon Glass97c78e82016-05-14 14:03:04 -0600217 int mmc_dev = mmc_get_blk_desc(mmc)->devnum;
Vipul Kumardbad7b42018-05-03 12:20:54 +0530218 ulong start = get_timer(0);
Lei Wen142c8f92011-06-28 21:50:06 +0000219
Faiz Abbas87102502019-04-16 23:06:57 +0530220 host->start_addr = 0;
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200221 /* Timeout unit - ms */
Masahiro Yamadad4512312016-08-25 16:07:38 +0900222 static unsigned int cmd_timeout = SDHCI_CMD_DEFAULT_TIMEOUT;
Lei Wen142c8f92011-06-28 21:50:06 +0000223
Lei Wen142c8f92011-06-28 21:50:06 +0000224 mask = SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT;
225
226 /* We shouldn't wait for data inihibit for stop commands, even
227 though they might use busy signaling */
Siva Durga Prasad Paladugudb620bd2018-04-19 12:37:05 +0530228 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION ||
Siva Durga Prasad Paladugub97e99f2018-06-13 11:43:01 +0530229 ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK ||
230 cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200) && !data))
Lei Wen142c8f92011-06-28 21:50:06 +0000231 mask &= ~SDHCI_DATA_INHIBIT;
232
233 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200234 if (time >= cmd_timeout) {
Darwin Rambo43558132013-12-19 15:13:25 -0800235 printf("%s: MMC: %d busy ", __func__, mmc_dev);
Masahiro Yamada96250112016-08-25 16:07:39 +0900236 if (2 * cmd_timeout <= SDHCI_CMD_MAX_TIMEOUT) {
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200237 cmd_timeout += cmd_timeout;
238 printf("timeout increasing to: %u ms.\n",
239 cmd_timeout);
240 } else {
241 puts("timeout.\n");
Jaehoon Chung7825d202016-07-19 16:33:36 +0900242 return -ECOMM;
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200243 }
Lei Wen142c8f92011-06-28 21:50:06 +0000244 }
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200245 time++;
Lei Wen142c8f92011-06-28 21:50:06 +0000246 udelay(1000);
247 }
248
Jorge Ramirez-Ortiz65da8be2017-11-02 15:10:21 +0100249 sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS);
250
Lei Wen142c8f92011-06-28 21:50:06 +0000251 mask = SDHCI_INT_RESPONSE;
Siva Durga Prasad Paladugub97e99f2018-06-13 11:43:01 +0530252 if ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK ||
253 cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200) && !data)
Siva Durga Prasad Paladugudb620bd2018-04-19 12:37:05 +0530254 mask = SDHCI_INT_DATA_AVAIL;
255
Lei Wen142c8f92011-06-28 21:50:06 +0000256 if (!(cmd->resp_type & MMC_RSP_PRESENT))
257 flags = SDHCI_CMD_RESP_NONE;
258 else if (cmd->resp_type & MMC_RSP_136)
259 flags = SDHCI_CMD_RESP_LONG;
260 else if (cmd->resp_type & MMC_RSP_BUSY) {
261 flags = SDHCI_CMD_RESP_SHORT_BUSY;
Yuezhang.Mo@sony.com05236432021-03-17 06:44:37 +0000262 mask |= SDHCI_INT_DATA_END;
Lei Wen142c8f92011-06-28 21:50:06 +0000263 } else
264 flags = SDHCI_CMD_RESP_SHORT;
265
266 if (cmd->resp_type & MMC_RSP_CRC)
267 flags |= SDHCI_CMD_CRC;
268 if (cmd->resp_type & MMC_RSP_OPCODE)
269 flags |= SDHCI_CMD_INDEX;
Siva Durga Prasad Paladugu5d88ba72018-05-29 20:03:10 +0530270 if (data || cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK ||
271 cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200)
Lei Wen142c8f92011-06-28 21:50:06 +0000272 flags |= SDHCI_CMD_DATA;
273
Darwin Rambo43558132013-12-19 15:13:25 -0800274 /* Set Transfer mode regarding to data flag */
Heinrich Schuchardt730636b2017-11-10 21:13:34 +0100275 if (data) {
Lei Wen142c8f92011-06-28 21:50:06 +0000276 sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL);
Kunihiko Hayashia03df6c2022-09-09 16:23:32 +0900277
278 if (!(host->quirks & SDHCI_QUIRK_SUPPORT_SINGLE))
279 mode = SDHCI_TRNS_BLK_CNT_EN;
Lei Wen142c8f92011-06-28 21:50:06 +0000280 trans_bytes = data->blocks * data->blocksize;
281 if (data->blocks > 1)
Kunihiko Hayashia03df6c2022-09-09 16:23:32 +0900282 mode |= SDHCI_TRNS_MULTI | SDHCI_TRNS_BLK_CNT_EN;
Lei Wen142c8f92011-06-28 21:50:06 +0000283
284 if (data->flags == MMC_DATA_READ)
285 mode |= SDHCI_TRNS_READ;
286
Faiz Abbas4c082a62019-04-16 23:06:58 +0530287 if (host->flags & USE_DMA) {
Faiz Abbas87102502019-04-16 23:06:57 +0530288 mode |= SDHCI_TRNS_DMA;
289 sdhci_prepare_dma(host, data, &is_aligned, trans_bytes);
Lei Wen142c8f92011-06-28 21:50:06 +0000290 }
291
Lei Wen142c8f92011-06-28 21:50:06 +0000292 sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
293 data->blocksize),
294 SDHCI_BLOCK_SIZE);
295 sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
296 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
Kevin Liu8e5db912015-03-23 17:57:00 -0500297 } else if (cmd->resp_type & MMC_RSP_BUSY) {
298 sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL);
Lei Wen142c8f92011-06-28 21:50:06 +0000299 }
300
301 sdhci_writel(host, cmd->cmdarg, SDHCI_ARGUMENT);
Lei Wen142c8f92011-06-28 21:50:06 +0000302 sdhci_writew(host, SDHCI_MAKE_CMD(cmd->cmdidx, flags), SDHCI_COMMAND);
Stefan Roese42817a42015-06-29 14:58:08 +0200303 start = get_timer(0);
Lei Wen142c8f92011-06-28 21:50:06 +0000304 do {
305 stat = sdhci_readl(host, SDHCI_INT_STATUS);
306 if (stat & SDHCI_INT_ERROR)
307 break;
Lei Wen142c8f92011-06-28 21:50:06 +0000308
Masahiro Yamadaa63aaa02016-07-10 00:40:22 +0900309 if (get_timer(start) >= SDHCI_READ_STATUS_TIMEOUT) {
310 if (host->quirks & SDHCI_QUIRK_BROKEN_R1B) {
311 return 0;
312 } else {
313 printf("%s: Timeout for status update!\n",
314 __func__);
Jaehoon Chung7825d202016-07-19 16:33:36 +0900315 return -ETIMEDOUT;
Masahiro Yamadaa63aaa02016-07-10 00:40:22 +0900316 }
Jaehoon Chung89237a82012-04-23 02:36:25 +0000317 }
Masahiro Yamadaa63aaa02016-07-10 00:40:22 +0900318 } while ((stat & mask) != mask);
Jaehoon Chung89237a82012-04-23 02:36:25 +0000319
Lei Wen142c8f92011-06-28 21:50:06 +0000320 if ((stat & (SDHCI_INT_ERROR | mask)) == mask) {
321 sdhci_cmd_done(host, cmd);
322 sdhci_writel(host, mask, SDHCI_INT_STATUS);
323 } else
324 ret = -1;
325
326 if (!ret && data)
Faiz Abbas87102502019-04-16 23:06:57 +0530327 ret = sdhci_transfer_data(host, data);
Lei Wen142c8f92011-06-28 21:50:06 +0000328
Tushar Behera0fba4c22012-09-20 20:31:57 +0000329 if (host->quirks & SDHCI_QUIRK_WAIT_SEND_CMD)
330 udelay(1000);
331
Lei Wen142c8f92011-06-28 21:50:06 +0000332 stat = sdhci_readl(host, SDHCI_INT_STATUS);
333 sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS);
334 if (!ret) {
335 if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) &&
336 !is_aligned && (data->flags == MMC_DATA_READ))
Masahiro Yamadac3a17af2020-02-14 16:40:21 +0900337 memcpy(data->dest, host->align_buffer, trans_bytes);
Lei Wen142c8f92011-06-28 21:50:06 +0000338 return 0;
339 }
340
341 sdhci_reset(host, SDHCI_RESET_CMD);
342 sdhci_reset(host, SDHCI_RESET_DATA);
343 if (stat & SDHCI_INT_TIMEOUT)
Jaehoon Chung7825d202016-07-19 16:33:36 +0900344 return -ETIMEDOUT;
Lei Wen142c8f92011-06-28 21:50:06 +0000345 else
Jaehoon Chung7825d202016-07-19 16:33:36 +0900346 return -ECOMM;
Lei Wen142c8f92011-06-28 21:50:06 +0000347}
348
Siva Durga Prasad Paladugu1f67b492018-04-19 12:37:07 +0530349#if defined(CONFIG_DM_MMC) && defined(MMC_SUPPORTS_TUNING)
350static int sdhci_execute_tuning(struct udevice *dev, uint opcode)
351{
352 int err;
353 struct mmc *mmc = mmc_get_mmc_dev(dev);
354 struct sdhci_host *host = mmc->priv;
355
356 debug("%s\n", __func__);
357
Ramon Friedcf6ba6f2018-05-14 15:02:30 +0300358 if (host->ops && host->ops->platform_execute_tuning) {
Siva Durga Prasad Paladugu1f67b492018-04-19 12:37:07 +0530359 err = host->ops->platform_execute_tuning(mmc, opcode);
360 if (err)
361 return err;
362 return 0;
363 }
364 return 0;
365}
366#endif
Faiz Abbasab619662019-06-11 00:43:35 +0530367int sdhci_set_clock(struct mmc *mmc, unsigned int clock)
Lei Wen142c8f92011-06-28 21:50:06 +0000368{
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200369 struct sdhci_host *host = mmc->priv;
Stefan Roesee9161032016-12-12 08:34:42 +0100370 unsigned int div, clk = 0, timeout;
Ashok Reddy Soma6b677782021-08-02 23:20:41 -0600371 int ret;
Wenyou Yang09456d92015-09-22 14:59:25 +0800372
373 /* Wait max 20 ms */
374 timeout = 200;
375 while (sdhci_readl(host, SDHCI_PRESENT_STATE) &
376 (SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT)) {
377 if (timeout == 0) {
378 printf("%s: Timeout to wait cmd & data inhibit\n",
379 __func__);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +0900380 return -EBUSY;
Wenyou Yang09456d92015-09-22 14:59:25 +0800381 }
382
383 timeout--;
384 udelay(100);
385 }
Lei Wen142c8f92011-06-28 21:50:06 +0000386
Stefan Roesee9161032016-12-12 08:34:42 +0100387 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
Lei Wen142c8f92011-06-28 21:50:06 +0000388
389 if (clock == 0)
390 return 0;
391
Ashok Reddy Soma6b677782021-08-02 23:20:41 -0600392 if (host->ops && host->ops->set_delay) {
393 ret = host->ops->set_delay(host);
394 if (ret) {
395 printf("%s: Error while setting tap delay\n", __func__);
396 return ret;
397 }
398 }
Siva Durga Prasad Paladugu1f67b492018-04-19 12:37:07 +0530399
Ashok Reddy Soma4739aaa2023-01-10 04:31:22 -0700400 if (host->ops && host->ops->config_dll) {
401 ret = host->ops->config_dll(host, clock, false);
402 if (ret) {
403 printf("%s: Error while configuring dll\n", __func__);
404 return ret;
405 }
406 }
407
Jaehoon Chung46e627c2013-07-19 17:44:49 +0900408 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
Wenyou Yang3d734042016-09-18 09:01:22 +0800409 /*
410 * Check if the Host Controller supports Programmable Clock
411 * Mode.
412 */
413 if (host->clk_mul) {
414 for (div = 1; div <= 1024; div++) {
Wenyou Yangab877fe2017-04-26 09:32:30 +0800415 if ((host->max_clk / div) <= clock)
Lei Wen142c8f92011-06-28 21:50:06 +0000416 break;
417 }
Wenyou Yang3d734042016-09-18 09:01:22 +0800418
419 /*
420 * Set Programmable Clock Mode in the Clock
421 * Control register.
422 */
423 clk = SDHCI_PROG_CLOCK_MODE;
424 div--;
425 } else {
426 /* Version 3.00 divisors must be a multiple of 2. */
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100427 if (host->max_clk <= clock) {
Wenyou Yang3d734042016-09-18 09:01:22 +0800428 div = 1;
429 } else {
430 for (div = 2;
431 div < SDHCI_MAX_DIV_SPEC_300;
432 div += 2) {
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100433 if ((host->max_clk / div) <= clock)
Wenyou Yang3d734042016-09-18 09:01:22 +0800434 break;
435 }
436 }
437 div >>= 1;
Lei Wen142c8f92011-06-28 21:50:06 +0000438 }
439 } else {
440 /* Version 2.00 divisors must be a power of 2. */
441 for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100442 if ((host->max_clk / div) <= clock)
Lei Wen142c8f92011-06-28 21:50:06 +0000443 break;
444 }
Wenyou Yang3d734042016-09-18 09:01:22 +0800445 div >>= 1;
Lei Wen142c8f92011-06-28 21:50:06 +0000446 }
Lei Wen142c8f92011-06-28 21:50:06 +0000447
Masahiro Yamadaeeb91ad2017-01-13 11:51:51 +0900448 if (host->ops && host->ops->set_clock)
Jaehoon Chung46d3c032016-12-30 15:30:18 +0900449 host->ops->set_clock(host, div);
Jaehoon Chungb1929ea2012-08-30 16:24:11 +0000450
Ashok Reddy Soma4739aaa2023-01-10 04:31:22 -0700451 if (host->ops && host->ops->config_dll) {
452 ret = host->ops->config_dll(host, clock, true);
453 if (ret) {
454 printf("%s: Error while configuring dll\n", __func__);
455 return ret;
456 }
457 }
458
Wenyou Yang3d734042016-09-18 09:01:22 +0800459 clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
Lei Wen142c8f92011-06-28 21:50:06 +0000460 clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
461 << SDHCI_DIVIDER_HI_SHIFT;
462 clk |= SDHCI_CLOCK_INT_EN;
463 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
464
465 /* Wait max 20 ms */
466 timeout = 20;
467 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
468 & SDHCI_CLOCK_INT_STABLE)) {
469 if (timeout == 0) {
Darwin Rambo43558132013-12-19 15:13:25 -0800470 printf("%s: Internal clock never stabilised.\n",
471 __func__);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +0900472 return -EBUSY;
Lei Wen142c8f92011-06-28 21:50:06 +0000473 }
474 timeout--;
475 udelay(1000);
476 }
477
478 clk |= SDHCI_CLOCK_CARD_EN;
479 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
480 return 0;
481}
482
483static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
484{
485 u8 pwr = 0;
486
487 if (power != (unsigned short)-1) {
488 switch (1 << power) {
489 case MMC_VDD_165_195:
490 pwr = SDHCI_POWER_180;
491 break;
492 case MMC_VDD_29_30:
493 case MMC_VDD_30_31:
494 pwr = SDHCI_POWER_300;
495 break;
496 case MMC_VDD_32_33:
497 case MMC_VDD_33_34:
498 pwr = SDHCI_POWER_330;
499 break;
500 }
501 }
502
503 if (pwr == 0) {
504 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
505 return;
506 }
507
508 pwr |= SDHCI_POWER_ON;
509
510 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
511}
512
Faiz Abbas2eddc002019-06-11 00:43:40 +0530513void sdhci_set_uhs_timing(struct sdhci_host *host)
514{
Masahiro Yamadaa055e862020-02-14 16:40:24 +0900515 struct mmc *mmc = host->mmc;
Faiz Abbas2eddc002019-06-11 00:43:40 +0530516 u32 reg;
517
518 reg = sdhci_readw(host, SDHCI_HOST_CONTROL2);
519 reg &= ~SDHCI_CTRL_UHS_MASK;
520
521 switch (mmc->selected_mode) {
Jonas Karlman787ce612023-04-18 16:46:24 +0000522 case UHS_SDR25:
523 case MMC_HS:
524 reg |= SDHCI_CTRL_UHS_SDR25;
525 break;
Faiz Abbas2eddc002019-06-11 00:43:40 +0530526 case UHS_SDR50:
527 case MMC_HS_52:
528 reg |= SDHCI_CTRL_UHS_SDR50;
529 break;
530 case UHS_DDR50:
531 case MMC_DDR_52:
532 reg |= SDHCI_CTRL_UHS_DDR50;
533 break;
534 case UHS_SDR104:
535 case MMC_HS_200:
536 reg |= SDHCI_CTRL_UHS_SDR104;
537 break;
Faiz Abbas9bf56ea2021-04-05 20:14:28 +0530538 case MMC_HS_400:
Alper Nebi Yasak2084f8c2022-03-15 20:46:26 +0300539 case MMC_HS_400_ES:
Faiz Abbas9bf56ea2021-04-05 20:14:28 +0530540 reg |= SDHCI_CTRL_HS400;
541 break;
Faiz Abbas2eddc002019-06-11 00:43:40 +0530542 default:
543 reg |= SDHCI_CTRL_UHS_SDR12;
544 }
545
546 sdhci_writew(host, reg, SDHCI_HOST_CONTROL2);
547}
548
Faiz Abbas6ede1212021-02-04 15:10:46 +0530549static void sdhci_set_voltage(struct sdhci_host *host)
550{
551 if (IS_ENABLED(CONFIG_MMC_IO_VOLTAGE)) {
552 struct mmc *mmc = (struct mmc *)host->mmc;
553 u32 ctrl;
554
555 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
556
557 switch (mmc->signal_voltage) {
558 case MMC_SIGNAL_VOLTAGE_330:
559#if CONFIG_IS_ENABLED(DM_REGULATOR)
560 if (mmc->vqmmc_supply) {
561 if (regulator_set_enable_if_allowed(mmc->vqmmc_supply, false)) {
562 pr_err("failed to disable vqmmc-supply\n");
563 return;
564 }
565
566 if (regulator_set_value(mmc->vqmmc_supply, 3300000)) {
567 pr_err("failed to set vqmmc-voltage to 3.3V\n");
568 return;
569 }
570
571 if (regulator_set_enable_if_allowed(mmc->vqmmc_supply, true)) {
572 pr_err("failed to enable vqmmc-supply\n");
573 return;
574 }
575 }
576#endif
577 if (IS_SD(mmc)) {
578 ctrl &= ~SDHCI_CTRL_VDD_180;
579 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
580 }
581
582 /* Wait for 5ms */
583 mdelay(5);
584
585 /* 3.3V regulator output should be stable within 5 ms */
586 if (IS_SD(mmc)) {
587 if (ctrl & SDHCI_CTRL_VDD_180) {
588 pr_err("3.3V regulator output did not become stable\n");
589 return;
590 }
591 }
592
593 break;
594 case MMC_SIGNAL_VOLTAGE_180:
595#if CONFIG_IS_ENABLED(DM_REGULATOR)
596 if (mmc->vqmmc_supply) {
597 if (regulator_set_enable_if_allowed(mmc->vqmmc_supply, false)) {
598 pr_err("failed to disable vqmmc-supply\n");
599 return;
600 }
601
602 if (regulator_set_value(mmc->vqmmc_supply, 1800000)) {
603 pr_err("failed to set vqmmc-voltage to 1.8V\n");
604 return;
605 }
606
607 if (regulator_set_enable_if_allowed(mmc->vqmmc_supply, true)) {
608 pr_err("failed to enable vqmmc-supply\n");
609 return;
610 }
611 }
612#endif
613 if (IS_SD(mmc)) {
614 ctrl |= SDHCI_CTRL_VDD_180;
615 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
616 }
617
618 /* Wait for 5 ms */
619 mdelay(5);
620
621 /* 1.8V regulator output has to be stable within 5 ms */
622 if (IS_SD(mmc)) {
623 if (!(ctrl & SDHCI_CTRL_VDD_180)) {
624 pr_err("1.8V regulator output did not become stable\n");
625 return;
626 }
627 }
628
629 break;
630 default:
631 /* No signal voltage switch required */
632 return;
633 }
634 }
635}
636
637void sdhci_set_control_reg(struct sdhci_host *host)
638{
639 sdhci_set_voltage(host);
640 sdhci_set_uhs_timing(host);
641}
642
Simon Glasseba48f92017-07-29 11:35:31 -0600643#ifdef CONFIG_DM_MMC
Simon Glassb97f0fa2016-06-12 23:30:28 -0600644static int sdhci_set_ios(struct udevice *dev)
645{
646 struct mmc *mmc = mmc_get_mmc_dev(dev);
647#else
Jaehoon Chungb6cd1d32016-12-30 15:30:16 +0900648static int sdhci_set_ios(struct mmc *mmc)
Lei Wen142c8f92011-06-28 21:50:06 +0000649{
Simon Glassb97f0fa2016-06-12 23:30:28 -0600650#endif
Lei Wen142c8f92011-06-28 21:50:06 +0000651 u32 ctrl;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200652 struct sdhci_host *host = mmc->priv;
Jagan Tekie1d8aa72020-06-18 19:33:12 +0530653 bool no_hispd_bit = false;
Lei Wen142c8f92011-06-28 21:50:06 +0000654
Masahiro Yamadaeeb91ad2017-01-13 11:51:51 +0900655 if (host->ops && host->ops->set_control_reg)
Jaehoon Chung46d3c032016-12-30 15:30:18 +0900656 host->ops->set_control_reg(host);
Jaehoon Chung53889ed2012-04-23 02:36:26 +0000657
Lei Wen142c8f92011-06-28 21:50:06 +0000658 if (mmc->clock != host->clock)
659 sdhci_set_clock(mmc, mmc->clock);
660
Siva Durga Prasad Paladugu9fccd8a2018-04-19 12:37:04 +0530661 if (mmc->clk_disable)
662 sdhci_set_clock(mmc, 0);
663
Lei Wen142c8f92011-06-28 21:50:06 +0000664 /* Set bus width */
665 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
666 if (mmc->bus_width == 8) {
667 ctrl &= ~SDHCI_CTRL_4BITBUS;
Jaehoon Chung46e627c2013-07-19 17:44:49 +0900668 if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) ||
669 (host->quirks & SDHCI_QUIRK_USE_WIDE8))
Lei Wen142c8f92011-06-28 21:50:06 +0000670 ctrl |= SDHCI_CTRL_8BITBUS;
671 } else {
Matt Reimer9651f592015-02-19 11:22:53 -0700672 if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) ||
673 (host->quirks & SDHCI_QUIRK_USE_WIDE8))
Lei Wen142c8f92011-06-28 21:50:06 +0000674 ctrl &= ~SDHCI_CTRL_8BITBUS;
675 if (mmc->bus_width == 4)
676 ctrl |= SDHCI_CTRL_4BITBUS;
677 else
678 ctrl &= ~SDHCI_CTRL_4BITBUS;
679 }
680
Hannes Schmelzer576a0182018-03-07 08:00:56 +0100681 if ((host->quirks & SDHCI_QUIRK_NO_HISPD_BIT) ||
Jagan Tekie1d8aa72020-06-18 19:33:12 +0530682 (host->quirks & SDHCI_QUIRK_BROKEN_HISPD_MODE)) {
Jaehoon Chung53889ed2012-04-23 02:36:26 +0000683 ctrl &= ~SDHCI_CTRL_HISPD;
Jagan Tekie1d8aa72020-06-18 19:33:12 +0530684 no_hispd_bit = true;
685 }
686
687 if (!no_hispd_bit) {
688 if (mmc->selected_mode == MMC_HS ||
689 mmc->selected_mode == SD_HS ||
Jonas Karlmanbd303aa2023-04-18 16:46:23 +0000690 mmc->selected_mode == MMC_HS_52 ||
Jagan Tekie1d8aa72020-06-18 19:33:12 +0530691 mmc->selected_mode == MMC_DDR_52 ||
692 mmc->selected_mode == MMC_HS_200 ||
693 mmc->selected_mode == MMC_HS_400 ||
Alper Nebi Yasak2084f8c2022-03-15 20:46:26 +0300694 mmc->selected_mode == MMC_HS_400_ES ||
Jagan Tekie1d8aa72020-06-18 19:33:12 +0530695 mmc->selected_mode == UHS_SDR25 ||
696 mmc->selected_mode == UHS_SDR50 ||
697 mmc->selected_mode == UHS_SDR104 ||
698 mmc->selected_mode == UHS_DDR50)
699 ctrl |= SDHCI_CTRL_HISPD;
700 else
701 ctrl &= ~SDHCI_CTRL_HISPD;
702 }
Jaehoon Chung53889ed2012-04-23 02:36:26 +0000703
Lei Wen142c8f92011-06-28 21:50:06 +0000704 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Jaehoon Chungb6cd1d32016-12-30 15:30:16 +0900705
Stefan Roesea3554ef2016-12-12 08:24:56 +0100706 /* If available, call the driver specific "post" set_ios() function */
707 if (host->ops && host->ops->set_ios_post)
Faiz Abbas375acf82019-06-11 00:43:37 +0530708 return host->ops->set_ios_post(host);
Stefan Roesea3554ef2016-12-12 08:24:56 +0100709
Simon Glassb97f0fa2016-06-12 23:30:28 -0600710 return 0;
Lei Wen142c8f92011-06-28 21:50:06 +0000711}
712
Jeroen Hofsteeee54c7b2014-10-08 22:57:43 +0200713static int sdhci_init(struct mmc *mmc)
Lei Wen142c8f92011-06-28 21:50:06 +0000714{
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200715 struct sdhci_host *host = mmc->priv;
T Karthik Reddy3863f7e2019-06-25 13:39:03 +0200716#if CONFIG_IS_ENABLED(DM_MMC) && CONFIG_IS_ENABLED(DM_GPIO)
717 struct udevice *dev = mmc->dev;
718
Baruch Siach6b907192019-07-22 19:14:06 +0300719 gpio_request_by_name(dev, "cd-gpios", 0,
T Karthik Reddy3863f7e2019-06-25 13:39:03 +0200720 &host->cd_gpio, GPIOD_IS_IN);
721#endif
Lei Wen142c8f92011-06-28 21:50:06 +0000722
Masahiro Yamadaea04d902016-08-25 16:07:34 +0900723 sdhci_reset(host, SDHCI_RESET_ALL);
724
Masahiro Yamadac3a17af2020-02-14 16:40:21 +0900725#if defined(CONFIG_FIXED_SDHCI_ALIGNED_BUFFER)
726 host->align_buffer = (void *)CONFIG_FIXED_SDHCI_ALIGNED_BUFFER;
Masahiro Yamada32d12132020-02-14 16:40:22 +0900727 /*
728 * Always use this bounce-buffer when CONFIG_FIXED_SDHCI_ALIGNED_BUFFER
729 * is defined.
730 */
731 host->force_align_buffer = true;
Masahiro Yamadac3a17af2020-02-14 16:40:21 +0900732#else
733 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) {
734 host->align_buffer = memalign(8, 512 * 1024);
735 if (!host->align_buffer) {
Darwin Rambo43558132013-12-19 15:13:25 -0800736 printf("%s: Aligned buffer alloc failed!!!\n",
737 __func__);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +0900738 return -ENOMEM;
Lei Wen142c8f92011-06-28 21:50:06 +0000739 }
740 }
Masahiro Yamadac3a17af2020-02-14 16:40:21 +0900741#endif
Lei Wen142c8f92011-06-28 21:50:06 +0000742
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200743 sdhci_set_power(host, fls(mmc->cfg->voltages) - 1);
Joe Hershberger456f34a2012-08-17 10:18:55 +0000744
Masahiro Yamadaeeb91ad2017-01-13 11:51:51 +0900745 if (host->ops && host->ops->get_cd)
Jaehoon Chung730a5952016-12-30 15:30:15 +0900746 host->ops->get_cd(host);
Joe Hershberger456f34a2012-08-17 10:18:55 +0000747
Łukasz Majewskid56a52a2013-01-11 05:08:54 +0000748 /* Enable only interrupts served by the SD controller */
Darwin Rambo43558132013-12-19 15:13:25 -0800749 sdhci_writel(host, SDHCI_INT_DATA_MASK | SDHCI_INT_CMD_MASK,
750 SDHCI_INT_ENABLE);
Łukasz Majewskid56a52a2013-01-11 05:08:54 +0000751 /* Mask all sdhci interrupt sources */
752 sdhci_writel(host, 0x0, SDHCI_SIGNAL_ENABLE);
Lei Wen142c8f92011-06-28 21:50:06 +0000753
Lei Wen142c8f92011-06-28 21:50:06 +0000754 return 0;
755}
756
Simon Glasseba48f92017-07-29 11:35:31 -0600757#ifdef CONFIG_DM_MMC
Simon Glassb97f0fa2016-06-12 23:30:28 -0600758int sdhci_probe(struct udevice *dev)
759{
760 struct mmc *mmc = mmc_get_mmc_dev(dev);
761
762 return sdhci_init(mmc);
763}
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200764
Faiz Abbasd2229212020-02-26 13:44:31 +0530765static int sdhci_deferred_probe(struct udevice *dev)
766{
767 int err;
768 struct mmc *mmc = mmc_get_mmc_dev(dev);
769 struct sdhci_host *host = mmc->priv;
770
771 if (host->ops && host->ops->deferred_probe) {
772 err = host->ops->deferred_probe(host);
773 if (err)
774 return err;
775 }
776 return 0;
777}
778
Baruch Siach4c280a92019-11-03 12:00:27 +0200779static int sdhci_get_cd(struct udevice *dev)
T Karthik Reddyc8a0ec02019-06-25 13:39:04 +0200780{
781 struct mmc *mmc = mmc_get_mmc_dev(dev);
782 struct sdhci_host *host = mmc->priv;
783 int value;
784
785 /* If nonremovable, assume that the card is always present. */
786 if (mmc->cfg->host_caps & MMC_CAP_NONREMOVABLE)
787 return 1;
788 /* If polling, assume that the card is always present. */
789 if (mmc->cfg->host_caps & MMC_CAP_NEEDS_POLL)
790 return 1;
791
792#if CONFIG_IS_ENABLED(DM_GPIO)
793 value = dm_gpio_get_value(&host->cd_gpio);
794 if (value >= 0) {
795 if (mmc->cfg->host_caps & MMC_CAP_CD_ACTIVE_HIGH)
796 return !value;
797 else
798 return value;
799 }
800#endif
801 value = !!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
802 SDHCI_CARD_PRESENT);
803 if (mmc->cfg->host_caps & MMC_CAP_CD_ACTIVE_HIGH)
804 return !value;
805 else
806 return value;
807}
808
Stephen Carlson8cd31282021-08-17 12:46:41 -0700809static int sdhci_wait_dat0(struct udevice *dev, int state,
810 int timeout_us)
811{
812 int tmp;
813 struct mmc *mmc = mmc_get_mmc_dev(dev);
814 struct sdhci_host *host = mmc->priv;
815 unsigned long timeout = timer_get_us() + timeout_us;
816
817 // readx_poll_timeout is unsuitable because sdhci_readl accepts
818 // two arguments
819 do {
820 tmp = sdhci_readl(host, SDHCI_PRESENT_STATE);
821 if (!!(tmp & SDHCI_DATA_0_LVL_MASK) == !!state)
822 return 0;
823 } while (!timeout_us || !time_after(timer_get_us(), timeout));
824
825 return -ETIMEDOUT;
826}
827
Alper Nebi Yasak2084f8c2022-03-15 20:46:26 +0300828#if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
829static int sdhci_set_enhanced_strobe(struct udevice *dev)
830{
831 struct mmc *mmc = mmc_get_mmc_dev(dev);
832 struct sdhci_host *host = mmc->priv;
833
834 if (host->ops && host->ops->set_enhanced_strobe)
835 return host->ops->set_enhanced_strobe(host);
836
837 return -ENOTSUPP;
838}
839#endif
840
Simon Glassb97f0fa2016-06-12 23:30:28 -0600841const struct dm_mmc_ops sdhci_ops = {
842 .send_cmd = sdhci_send_command,
843 .set_ios = sdhci_set_ios,
T Karthik Reddyc8a0ec02019-06-25 13:39:04 +0200844 .get_cd = sdhci_get_cd,
Faiz Abbasd2229212020-02-26 13:44:31 +0530845 .deferred_probe = sdhci_deferred_probe,
Siva Durga Prasad Paladugu1f67b492018-04-19 12:37:07 +0530846#ifdef MMC_SUPPORTS_TUNING
847 .execute_tuning = sdhci_execute_tuning,
848#endif
Stephen Carlson8cd31282021-08-17 12:46:41 -0700849 .wait_dat0 = sdhci_wait_dat0,
Alper Nebi Yasak2084f8c2022-03-15 20:46:26 +0300850#if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
851 .set_enhanced_strobe = sdhci_set_enhanced_strobe,
852#endif
Simon Glassb97f0fa2016-06-12 23:30:28 -0600853};
854#else
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200855static const struct mmc_ops sdhci_ops = {
856 .send_cmd = sdhci_send_command,
857 .set_ios = sdhci_set_ios,
858 .init = sdhci_init,
859};
Simon Glassb97f0fa2016-06-12 23:30:28 -0600860#endif
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200861
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900862int sdhci_setup_cfg(struct mmc_config *cfg, struct sdhci_host *host,
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100863 u32 f_max, u32 f_min)
Lei Wen142c8f92011-06-28 21:50:06 +0000864{
Siva Durga Prasad Paladuguc0290b42018-04-19 12:37:08 +0530865 u32 caps, caps_1 = 0;
Faiz Abbasf08f9d72019-06-11 00:43:34 +0530866#if CONFIG_IS_ENABLED(DM_MMC)
T Karthik Reddy2a1b6632019-09-02 16:34:31 +0200867 u64 dt_caps, dt_caps_mask;
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900868
T Karthik Reddy2a1b6632019-09-02 16:34:31 +0200869 dt_caps_mask = dev_read_u64_default(host->mmc->dev,
870 "sdhci-caps-mask", 0);
871 dt_caps = dev_read_u64_default(host->mmc->dev,
872 "sdhci-caps", 0);
Michal Simek64341a62020-07-29 15:42:26 +0200873 caps = ~lower_32_bits(dt_caps_mask) &
T Karthik Reddy2a1b6632019-09-02 16:34:31 +0200874 sdhci_readl(host, SDHCI_CAPABILITIES);
Michal Simek64341a62020-07-29 15:42:26 +0200875 caps |= lower_32_bits(dt_caps);
Faiz Abbasf08f9d72019-06-11 00:43:34 +0530876#else
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900877 caps = sdhci_readl(host, SDHCI_CAPABILITIES);
Faiz Abbasf08f9d72019-06-11 00:43:34 +0530878#endif
T Karthik Reddy2a1b6632019-09-02 16:34:31 +0200879 debug("%s, caps: 0x%x\n", __func__, caps);
Masahiro Yamada27bfb712016-08-25 16:07:37 +0900880
Peter Geis4561ada2023-04-18 16:46:44 +0000881#if CONFIG_IS_ENABLED(MMC_SDHCI_SDMA)
Jaehoon Chungd9a86c12020-03-27 13:08:01 +0900882 if ((caps & SDHCI_CAN_DO_SDMA)) {
883 host->flags |= USE_SDMA;
884 } else {
Matthias Brugger44354b02020-05-12 12:02:06 +0200885 debug("%s: Your controller doesn't support SDMA!!\n",
886 __func__);
Masahiro Yamada27bfb712016-08-25 16:07:37 +0900887 }
888#endif
Faiz Abbas4c082a62019-04-16 23:06:58 +0530889#if CONFIG_IS_ENABLED(MMC_SDHCI_ADMA)
890 if (!(caps & SDHCI_CAN_DO_ADMA2)) {
Peter Geis4561ada2023-04-18 16:46:44 +0000891 printf("%s: Your controller doesn't support ADMA!!\n",
Faiz Abbas4c082a62019-04-16 23:06:58 +0530892 __func__);
893 return -EINVAL;
894 }
Michael Walle02016c62020-09-23 12:42:51 +0200895 host->adma_desc_table = sdhci_adma_init();
Faiz Abbas4c082a62019-04-16 23:06:58 +0530896 host->adma_addr = (dma_addr_t)host->adma_desc_table;
Michael Walle02016c62020-09-23 12:42:51 +0200897
Faiz Abbas4c082a62019-04-16 23:06:58 +0530898#ifdef CONFIG_DMA_ADDR_T_64BIT
899 host->flags |= USE_ADMA64;
900#else
901 host->flags |= USE_ADMA;
902#endif
903#endif
Jaehoon Chung6c5b3592016-09-26 08:10:01 +0900904 if (host->quirks & SDHCI_QUIRK_REG32_RW)
905 host->version =
906 sdhci_readl(host, SDHCI_HOST_VERSION - 2) >> 16;
907 else
908 host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900909
910 cfg->name = host->name;
Simon Glasseba48f92017-07-29 11:35:31 -0600911#ifndef CONFIG_DM_MMC
Simon Glassb0842072016-06-12 23:30:27 -0600912 cfg->ops = &sdhci_ops;
Lei Wen142c8f92011-06-28 21:50:06 +0000913#endif
Wenyou Yangab877fe2017-04-26 09:32:30 +0800914
915 /* Check whether the clock multiplier is supported or not */
916 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
Faiz Abbasf08f9d72019-06-11 00:43:34 +0530917#if CONFIG_IS_ENABLED(DM_MMC)
Michal Simek64341a62020-07-29 15:42:26 +0200918 caps_1 = ~upper_32_bits(dt_caps_mask) &
T Karthik Reddy2a1b6632019-09-02 16:34:31 +0200919 sdhci_readl(host, SDHCI_CAPABILITIES_1);
Michal Simek64341a62020-07-29 15:42:26 +0200920 caps_1 |= upper_32_bits(dt_caps);
Faiz Abbasf08f9d72019-06-11 00:43:34 +0530921#else
Wenyou Yangab877fe2017-04-26 09:32:30 +0800922 caps_1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
Faiz Abbasf08f9d72019-06-11 00:43:34 +0530923#endif
T Karthik Reddy2a1b6632019-09-02 16:34:31 +0200924 debug("%s, caps_1: 0x%x\n", __func__, caps_1);
Wenyou Yangab877fe2017-04-26 09:32:30 +0800925 host->clk_mul = (caps_1 & SDHCI_CLOCK_MUL_MASK) >>
926 SDHCI_CLOCK_MUL_SHIFT;
927 }
928
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100929 if (host->max_clk == 0) {
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900930 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300)
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100931 host->max_clk = (caps & SDHCI_CLOCK_V3_BASE_MASK) >>
Simon Glassb0842072016-06-12 23:30:27 -0600932 SDHCI_CLOCK_BASE_SHIFT;
Lei Wen142c8f92011-06-28 21:50:06 +0000933 else
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100934 host->max_clk = (caps & SDHCI_CLOCK_BASE_MASK) >>
Simon Glassb0842072016-06-12 23:30:27 -0600935 SDHCI_CLOCK_BASE_SHIFT;
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100936 host->max_clk *= 1000000;
Wenyou Yangab877fe2017-04-26 09:32:30 +0800937 if (host->clk_mul)
938 host->max_clk *= host->clk_mul;
Lei Wen142c8f92011-06-28 21:50:06 +0000939 }
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100940 if (host->max_clk == 0) {
Masahiro Yamadada957dd2016-08-25 16:07:35 +0900941 printf("%s: Hardware doesn't specify base clock frequency\n",
942 __func__);
Simon Glassb0842072016-06-12 23:30:27 -0600943 return -EINVAL;
Masahiro Yamadada957dd2016-08-25 16:07:35 +0900944 }
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100945 if (f_max && (f_max < host->max_clk))
946 cfg->f_max = f_max;
947 else
948 cfg->f_max = host->max_clk;
949 if (f_min)
950 cfg->f_min = f_min;
Lei Wen142c8f92011-06-28 21:50:06 +0000951 else {
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900952 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300)
Simon Glassb0842072016-06-12 23:30:27 -0600953 cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_300;
Lei Wen142c8f92011-06-28 21:50:06 +0000954 else
Simon Glassb0842072016-06-12 23:30:27 -0600955 cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_200;
Lei Wen142c8f92011-06-28 21:50:06 +0000956 }
Simon Glassb0842072016-06-12 23:30:27 -0600957 cfg->voltages = 0;
Lei Wen142c8f92011-06-28 21:50:06 +0000958 if (caps & SDHCI_CAN_VDD_330)
Simon Glassb0842072016-06-12 23:30:27 -0600959 cfg->voltages |= MMC_VDD_32_33 | MMC_VDD_33_34;
Lei Wen142c8f92011-06-28 21:50:06 +0000960 if (caps & SDHCI_CAN_VDD_300)
Simon Glassb0842072016-06-12 23:30:27 -0600961 cfg->voltages |= MMC_VDD_29_30 | MMC_VDD_30_31;
Lei Wen142c8f92011-06-28 21:50:06 +0000962 if (caps & SDHCI_CAN_VDD_180)
Simon Glassb0842072016-06-12 23:30:27 -0600963 cfg->voltages |= MMC_VDD_165_195;
Jaehoon Chung53889ed2012-04-23 02:36:26 +0000964
Masahiro Yamada4b338772016-08-25 16:07:36 +0900965 if (host->quirks & SDHCI_QUIRK_BROKEN_VOLTAGE)
966 cfg->voltages |= host->voltages;
967
Faiz Abbas3ff634d2020-07-23 09:42:19 +0530968 if (caps & SDHCI_CAN_DO_HISPD)
969 cfg->host_caps |= MMC_MODE_HS | MMC_MODE_HS_52MHz;
970
971 cfg->host_caps |= MMC_MODE_4BIT;
Jaehoon Chungbc00a542016-12-30 15:30:21 +0900972
973 /* Since Host Controller Version3.0 */
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900974 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
Jaehoon Chung665152e2016-12-30 15:30:11 +0900975 if (!(caps & SDHCI_CAN_DO_8BIT))
976 cfg->host_caps &= ~MMC_MODE_8BIT;
Jagannadha Sutradharudu Teki08706be2013-05-21 15:01:36 +0530977 }
Siva Durga Prasad Paladugub0fbb492016-01-12 15:12:15 +0530978
Hannes Schmelzer576a0182018-03-07 08:00:56 +0100979 if (host->quirks & SDHCI_QUIRK_BROKEN_HISPD_MODE) {
980 cfg->host_caps &= ~MMC_MODE_HS;
981 cfg->host_caps &= ~MMC_MODE_HS_52MHz;
982 }
983
Ashok Reddy Soma61e0df92020-10-23 04:58:57 -0600984 if (!(cfg->voltages & MMC_VDD_165_195) ||
985 (host->quirks & SDHCI_QUIRK_NO_1_8_V))
Siva Durga Prasad Paladuguc0290b42018-04-19 12:37:08 +0530986 caps_1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
987 SDHCI_SUPPORT_DDR50);
988
989 if (caps_1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
990 SDHCI_SUPPORT_DDR50))
991 cfg->host_caps |= MMC_CAP(UHS_SDR12) | MMC_CAP(UHS_SDR25);
992
993 if (caps_1 & SDHCI_SUPPORT_SDR104) {
994 cfg->host_caps |= MMC_CAP(UHS_SDR104) | MMC_CAP(UHS_SDR50);
995 /*
996 * SD3.0: SDR104 is supported so (for eMMC) the caps2
997 * field can be promoted to support HS200.
998 */
999 cfg->host_caps |= MMC_CAP(MMC_HS_200);
1000 } else if (caps_1 & SDHCI_SUPPORT_SDR50) {
1001 cfg->host_caps |= MMC_CAP(UHS_SDR50);
1002 }
1003
Ashok Reddy Somae9f087e2023-01-10 04:31:23 -07001004 if ((host->quirks & SDHCI_QUIRK_CAPS_BIT63_FOR_HS400) &&
1005 (caps_1 & SDHCI_SUPPORT_HS400))
1006 cfg->host_caps |= MMC_CAP(MMC_HS_400);
1007
Siva Durga Prasad Paladuguc0290b42018-04-19 12:37:08 +05301008 if (caps_1 & SDHCI_SUPPORT_DDR50)
1009 cfg->host_caps |= MMC_CAP(UHS_DDR50);
1010
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +09001011 if (host->host_caps)
1012 cfg->host_caps |= host->host_caps;
Pantelis Antoniou2c850462014-03-11 19:34:20 +02001013
Simon Glassb0842072016-06-12 23:30:27 -06001014 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
1015
1016 return 0;
1017}
1018
Simon Glassb97f0fa2016-06-12 23:30:28 -06001019#ifdef CONFIG_BLK
1020int sdhci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg)
1021{
1022 return mmc_bind(dev, mmc, cfg);
1023}
1024#else
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +01001025int add_sdhci(struct sdhci_host *host, u32 f_max, u32 f_min)
Simon Glassb0842072016-06-12 23:30:27 -06001026{
Masahiro Yamadada957dd2016-08-25 16:07:35 +09001027 int ret;
1028
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +01001029 ret = sdhci_setup_cfg(&host->cfg, host, f_max, f_min);
Masahiro Yamadada957dd2016-08-25 16:07:35 +09001030 if (ret)
1031 return ret;
Simon Glassb0842072016-06-12 23:30:27 -06001032
Pantelis Antoniou2c850462014-03-11 19:34:20 +02001033 host->mmc = mmc_create(&host->cfg, host);
1034 if (host->mmc == NULL) {
1035 printf("%s: mmc create fail!\n", __func__);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +09001036 return -ENOMEM;
Pantelis Antoniou2c850462014-03-11 19:34:20 +02001037 }
Lei Wen142c8f92011-06-28 21:50:06 +00001038
1039 return 0;
1040}
Simon Glassb97f0fa2016-06-12 23:30:28 -06001041#endif