blob: d7acab1f85b3d84b3302f92538daf39025ed6bea [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Lei Wen142c8f92011-06-28 21:50:06 +00002/*
3 * Copyright 2011, Marvell Semiconductor Inc.
4 * Lei Wen <leiwen@marvell.com>
5 *
Lei Wen142c8f92011-06-28 21:50:06 +00006 * Back ported to the 8xx platform (from the 8260 platform) by
7 * Murray.Jensen@cmst.csiro.au, 27-Jan-01.
8 */
9
10#include <common.h>
Simon Glassb0842072016-06-12 23:30:27 -060011#include <errno.h>
Lei Wen142c8f92011-06-28 21:50:06 +000012#include <malloc.h>
13#include <mmc.h>
14#include <sdhci.h>
15
Stefan Roese13a547f2015-06-29 14:58:09 +020016#if defined(CONFIG_FIXED_SDHCI_ALIGNED_BUFFER)
17void *aligned_buffer = (void *)CONFIG_FIXED_SDHCI_ALIGNED_BUFFER;
18#else
Lei Wen142c8f92011-06-28 21:50:06 +000019void *aligned_buffer;
Stefan Roese13a547f2015-06-29 14:58:09 +020020#endif
Lei Wen142c8f92011-06-28 21:50:06 +000021
22static void sdhci_reset(struct sdhci_host *host, u8 mask)
23{
24 unsigned long timeout;
25
26 /* Wait max 100 ms */
27 timeout = 100;
28 sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
29 while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
30 if (timeout == 0) {
Darwin Rambo43558132013-12-19 15:13:25 -080031 printf("%s: Reset 0x%x never completed.\n",
32 __func__, (int)mask);
Lei Wen142c8f92011-06-28 21:50:06 +000033 return;
34 }
35 timeout--;
36 udelay(1000);
37 }
38}
39
40static void sdhci_cmd_done(struct sdhci_host *host, struct mmc_cmd *cmd)
41{
42 int i;
43 if (cmd->resp_type & MMC_RSP_136) {
44 /* CRC is stripped so we need to do some shifting. */
45 for (i = 0; i < 4; i++) {
46 cmd->response[i] = sdhci_readl(host,
47 SDHCI_RESPONSE + (3-i)*4) << 8;
48 if (i != 3)
49 cmd->response[i] |= sdhci_readb(host,
50 SDHCI_RESPONSE + (3-i)*4-1);
51 }
52 } else {
53 cmd->response[0] = sdhci_readl(host, SDHCI_RESPONSE);
54 }
55}
56
57static void sdhci_transfer_pio(struct sdhci_host *host, struct mmc_data *data)
58{
59 int i;
60 char *offs;
61 for (i = 0; i < data->blocksize; i += 4) {
62 offs = data->dest + i;
63 if (data->flags == MMC_DATA_READ)
64 *(u32 *)offs = sdhci_readl(host, SDHCI_BUFFER);
65 else
66 sdhci_writel(host, *(u32 *)offs, SDHCI_BUFFER);
67 }
68}
69
70static int sdhci_transfer_data(struct sdhci_host *host, struct mmc_data *data,
71 unsigned int start_addr)
72{
Lei Wen6c13c662011-10-08 04:14:57 +000073 unsigned int stat, rdy, mask, timeout, block = 0;
Alex Deymod9b70232017-04-02 01:24:34 -070074 bool transfer_done = false;
Masahiro Yamada124f6ce2016-12-07 22:10:29 +090075#ifdef CONFIG_MMC_SDHCI_SDMA
Jaehoon Chungf77f0582012-09-20 20:31:55 +000076 unsigned char ctrl;
Juhyun \(Justin\) Oh7d48a732013-09-13 18:06:00 +000077 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Jaehoon Chungf77f0582012-09-20 20:31:55 +000078 ctrl &= ~SDHCI_CTRL_DMA_MASK;
Juhyun \(Justin\) Oh7d48a732013-09-13 18:06:00 +000079 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Jaehoon Chungf77f0582012-09-20 20:31:55 +000080#endif
Lei Wen142c8f92011-06-28 21:50:06 +000081
Jaehoon Chung30686bd2012-09-20 20:31:54 +000082 timeout = 1000000;
Lei Wen142c8f92011-06-28 21:50:06 +000083 rdy = SDHCI_INT_SPACE_AVAIL | SDHCI_INT_DATA_AVAIL;
84 mask = SDHCI_DATA_AVAILABLE | SDHCI_SPACE_AVAILABLE;
85 do {
86 stat = sdhci_readl(host, SDHCI_INT_STATUS);
87 if (stat & SDHCI_INT_ERROR) {
Masahiro Yamada45256c42017-12-30 02:00:12 +090088 pr_debug("%s: Error detected in status(0x%X)!\n",
89 __func__, stat);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +090090 return -EIO;
Lei Wen142c8f92011-06-28 21:50:06 +000091 }
Alex Deymod9b70232017-04-02 01:24:34 -070092 if (!transfer_done && (stat & rdy)) {
Lei Wen142c8f92011-06-28 21:50:06 +000093 if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & mask))
94 continue;
95 sdhci_writel(host, rdy, SDHCI_INT_STATUS);
96 sdhci_transfer_pio(host, data);
97 data->dest += data->blocksize;
Alex Deymod9b70232017-04-02 01:24:34 -070098 if (++block >= data->blocks) {
99 /* Keep looping until the SDHCI_INT_DATA_END is
100 * cleared, even if we finished sending all the
101 * blocks.
102 */
103 transfer_done = true;
104 continue;
105 }
Lei Wen142c8f92011-06-28 21:50:06 +0000106 }
Masahiro Yamada124f6ce2016-12-07 22:10:29 +0900107#ifdef CONFIG_MMC_SDHCI_SDMA
Alex Deymod9b70232017-04-02 01:24:34 -0700108 if (!transfer_done && (stat & SDHCI_INT_DMA_END)) {
Lei Wen142c8f92011-06-28 21:50:06 +0000109 sdhci_writel(host, SDHCI_INT_DMA_END, SDHCI_INT_STATUS);
Lei Wen8241d402011-10-08 04:14:58 +0000110 start_addr &= ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1);
Lei Wen142c8f92011-06-28 21:50:06 +0000111 start_addr += SDHCI_DEFAULT_BOUNDARY_SIZE;
112 sdhci_writel(host, start_addr, SDHCI_DMA_ADDRESS);
113 }
114#endif
Lei Wen6c13c662011-10-08 04:14:57 +0000115 if (timeout-- > 0)
116 udelay(10);
117 else {
Darwin Rambo43558132013-12-19 15:13:25 -0800118 printf("%s: Transfer data timeout\n", __func__);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +0900119 return -ETIMEDOUT;
Lei Wen6c13c662011-10-08 04:14:57 +0000120 }
Lei Wen142c8f92011-06-28 21:50:06 +0000121 } while (!(stat & SDHCI_INT_DATA_END));
122 return 0;
123}
124
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200125/*
126 * No command will be sent by driver if card is busy, so driver must wait
127 * for card ready state.
128 * Every time when card is busy after timeout then (last) timeout value will be
129 * increased twice but only if it doesn't exceed global defined maximum.
Masahiro Yamada96250112016-08-25 16:07:39 +0900130 * Each function call will use last timeout value.
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200131 */
Masahiro Yamada96250112016-08-25 16:07:39 +0900132#define SDHCI_CMD_MAX_TIMEOUT 3200
Masahiro Yamadad4512312016-08-25 16:07:38 +0900133#define SDHCI_CMD_DEFAULT_TIMEOUT 100
Steve Raed4780832016-06-29 13:42:01 -0700134#define SDHCI_READ_STATUS_TIMEOUT 1000
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200135
Simon Glasseba48f92017-07-29 11:35:31 -0600136#ifdef CONFIG_DM_MMC
Simon Glassb97f0fa2016-06-12 23:30:28 -0600137static int sdhci_send_command(struct udevice *dev, struct mmc_cmd *cmd,
138 struct mmc_data *data)
139{
140 struct mmc *mmc = mmc_get_mmc_dev(dev);
141
142#else
Jeroen Hofsteeee54c7b2014-10-08 22:57:43 +0200143static int sdhci_send_command(struct mmc *mmc, struct mmc_cmd *cmd,
Simon Glassb97f0fa2016-06-12 23:30:28 -0600144 struct mmc_data *data)
Lei Wen142c8f92011-06-28 21:50:06 +0000145{
Simon Glassb97f0fa2016-06-12 23:30:28 -0600146#endif
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200147 struct sdhci_host *host = mmc->priv;
Lei Wen142c8f92011-06-28 21:50:06 +0000148 unsigned int stat = 0;
149 int ret = 0;
150 int trans_bytes = 0, is_aligned = 1;
151 u32 mask, flags, mode;
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200152 unsigned int time = 0, start_addr = 0;
Simon Glass97c78e82016-05-14 14:03:04 -0600153 int mmc_dev = mmc_get_blk_desc(mmc)->devnum;
Vipul Kumardbad7b42018-05-03 12:20:54 +0530154 ulong start = get_timer(0);
Lei Wen142c8f92011-06-28 21:50:06 +0000155
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200156 /* Timeout unit - ms */
Masahiro Yamadad4512312016-08-25 16:07:38 +0900157 static unsigned int cmd_timeout = SDHCI_CMD_DEFAULT_TIMEOUT;
Lei Wen142c8f92011-06-28 21:50:06 +0000158
Lei Wen142c8f92011-06-28 21:50:06 +0000159 mask = SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT;
160
161 /* We shouldn't wait for data inihibit for stop commands, even
162 though they might use busy signaling */
163 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
164 mask &= ~SDHCI_DATA_INHIBIT;
165
166 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200167 if (time >= cmd_timeout) {
Darwin Rambo43558132013-12-19 15:13:25 -0800168 printf("%s: MMC: %d busy ", __func__, mmc_dev);
Masahiro Yamada96250112016-08-25 16:07:39 +0900169 if (2 * cmd_timeout <= SDHCI_CMD_MAX_TIMEOUT) {
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200170 cmd_timeout += cmd_timeout;
171 printf("timeout increasing to: %u ms.\n",
172 cmd_timeout);
173 } else {
174 puts("timeout.\n");
Jaehoon Chung7825d202016-07-19 16:33:36 +0900175 return -ECOMM;
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200176 }
Lei Wen142c8f92011-06-28 21:50:06 +0000177 }
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200178 time++;
Lei Wen142c8f92011-06-28 21:50:06 +0000179 udelay(1000);
180 }
181
Jorge Ramirez-Ortiz65da8be2017-11-02 15:10:21 +0100182 sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS);
183
Lei Wen142c8f92011-06-28 21:50:06 +0000184 mask = SDHCI_INT_RESPONSE;
185 if (!(cmd->resp_type & MMC_RSP_PRESENT))
186 flags = SDHCI_CMD_RESP_NONE;
187 else if (cmd->resp_type & MMC_RSP_136)
188 flags = SDHCI_CMD_RESP_LONG;
189 else if (cmd->resp_type & MMC_RSP_BUSY) {
190 flags = SDHCI_CMD_RESP_SHORT_BUSY;
Jaehoon Chungd0d1b252016-07-12 21:18:46 +0900191 if (data)
192 mask |= SDHCI_INT_DATA_END;
Lei Wen142c8f92011-06-28 21:50:06 +0000193 } else
194 flags = SDHCI_CMD_RESP_SHORT;
195
196 if (cmd->resp_type & MMC_RSP_CRC)
197 flags |= SDHCI_CMD_CRC;
198 if (cmd->resp_type & MMC_RSP_OPCODE)
199 flags |= SDHCI_CMD_INDEX;
200 if (data)
201 flags |= SDHCI_CMD_DATA;
202
Darwin Rambo43558132013-12-19 15:13:25 -0800203 /* Set Transfer mode regarding to data flag */
Heinrich Schuchardt730636b2017-11-10 21:13:34 +0100204 if (data) {
Lei Wen142c8f92011-06-28 21:50:06 +0000205 sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL);
206 mode = SDHCI_TRNS_BLK_CNT_EN;
207 trans_bytes = data->blocks * data->blocksize;
208 if (data->blocks > 1)
209 mode |= SDHCI_TRNS_MULTI;
210
211 if (data->flags == MMC_DATA_READ)
212 mode |= SDHCI_TRNS_READ;
213
Masahiro Yamada124f6ce2016-12-07 22:10:29 +0900214#ifdef CONFIG_MMC_SDHCI_SDMA
Lei Wen142c8f92011-06-28 21:50:06 +0000215 if (data->flags == MMC_DATA_READ)
Rob Herring45ad2292015-03-17 15:46:38 -0500216 start_addr = (unsigned long)data->dest;
Lei Wen142c8f92011-06-28 21:50:06 +0000217 else
Rob Herring45ad2292015-03-17 15:46:38 -0500218 start_addr = (unsigned long)data->src;
Lei Wen142c8f92011-06-28 21:50:06 +0000219 if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) &&
220 (start_addr & 0x7) != 0x0) {
221 is_aligned = 0;
Rob Herring45ad2292015-03-17 15:46:38 -0500222 start_addr = (unsigned long)aligned_buffer;
Lei Wen142c8f92011-06-28 21:50:06 +0000223 if (data->flags != MMC_DATA_READ)
224 memcpy(aligned_buffer, data->src, trans_bytes);
225 }
226
Stefan Roese13a547f2015-06-29 14:58:09 +0200227#if defined(CONFIG_FIXED_SDHCI_ALIGNED_BUFFER)
228 /*
229 * Always use this bounce-buffer when
230 * CONFIG_FIXED_SDHCI_ALIGNED_BUFFER is defined
231 */
232 is_aligned = 0;
233 start_addr = (unsigned long)aligned_buffer;
234 if (data->flags != MMC_DATA_READ)
235 memcpy(aligned_buffer, data->src, trans_bytes);
236#endif
237
Lei Wen142c8f92011-06-28 21:50:06 +0000238 sdhci_writel(host, start_addr, SDHCI_DMA_ADDRESS);
239 mode |= SDHCI_TRNS_DMA;
240#endif
241 sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
242 data->blocksize),
243 SDHCI_BLOCK_SIZE);
244 sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
245 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
Kevin Liu8e5db912015-03-23 17:57:00 -0500246 } else if (cmd->resp_type & MMC_RSP_BUSY) {
247 sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL);
Lei Wen142c8f92011-06-28 21:50:06 +0000248 }
249
250 sdhci_writel(host, cmd->cmdarg, SDHCI_ARGUMENT);
Masahiro Yamada124f6ce2016-12-07 22:10:29 +0900251#ifdef CONFIG_MMC_SDHCI_SDMA
Heinrich Schuchardt730636b2017-11-10 21:13:34 +0100252 if (data) {
Kevin Liu002b4fa2017-03-08 15:16:44 +0800253 trans_bytes = ALIGN(trans_bytes, CONFIG_SYS_CACHELINE_SIZE);
254 flush_cache(start_addr, trans_bytes);
255 }
Lei Wen142c8f92011-06-28 21:50:06 +0000256#endif
257 sdhci_writew(host, SDHCI_MAKE_CMD(cmd->cmdidx, flags), SDHCI_COMMAND);
Stefan Roese42817a42015-06-29 14:58:08 +0200258 start = get_timer(0);
Lei Wen142c8f92011-06-28 21:50:06 +0000259 do {
260 stat = sdhci_readl(host, SDHCI_INT_STATUS);
261 if (stat & SDHCI_INT_ERROR)
262 break;
Lei Wen142c8f92011-06-28 21:50:06 +0000263
Masahiro Yamadaa63aaa02016-07-10 00:40:22 +0900264 if (get_timer(start) >= SDHCI_READ_STATUS_TIMEOUT) {
265 if (host->quirks & SDHCI_QUIRK_BROKEN_R1B) {
266 return 0;
267 } else {
268 printf("%s: Timeout for status update!\n",
269 __func__);
Jaehoon Chung7825d202016-07-19 16:33:36 +0900270 return -ETIMEDOUT;
Masahiro Yamadaa63aaa02016-07-10 00:40:22 +0900271 }
Jaehoon Chung89237a82012-04-23 02:36:25 +0000272 }
Masahiro Yamadaa63aaa02016-07-10 00:40:22 +0900273 } while ((stat & mask) != mask);
Jaehoon Chung89237a82012-04-23 02:36:25 +0000274
Lei Wen142c8f92011-06-28 21:50:06 +0000275 if ((stat & (SDHCI_INT_ERROR | mask)) == mask) {
276 sdhci_cmd_done(host, cmd);
277 sdhci_writel(host, mask, SDHCI_INT_STATUS);
278 } else
279 ret = -1;
280
281 if (!ret && data)
282 ret = sdhci_transfer_data(host, data, start_addr);
283
Tushar Behera0fba4c22012-09-20 20:31:57 +0000284 if (host->quirks & SDHCI_QUIRK_WAIT_SEND_CMD)
285 udelay(1000);
286
Lei Wen142c8f92011-06-28 21:50:06 +0000287 stat = sdhci_readl(host, SDHCI_INT_STATUS);
288 sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS);
289 if (!ret) {
290 if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) &&
291 !is_aligned && (data->flags == MMC_DATA_READ))
292 memcpy(data->dest, aligned_buffer, trans_bytes);
293 return 0;
294 }
295
296 sdhci_reset(host, SDHCI_RESET_CMD);
297 sdhci_reset(host, SDHCI_RESET_DATA);
298 if (stat & SDHCI_INT_TIMEOUT)
Jaehoon Chung7825d202016-07-19 16:33:36 +0900299 return -ETIMEDOUT;
Lei Wen142c8f92011-06-28 21:50:06 +0000300 else
Jaehoon Chung7825d202016-07-19 16:33:36 +0900301 return -ECOMM;
Lei Wen142c8f92011-06-28 21:50:06 +0000302}
303
304static int sdhci_set_clock(struct mmc *mmc, unsigned int clock)
305{
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200306 struct sdhci_host *host = mmc->priv;
Stefan Roesee9161032016-12-12 08:34:42 +0100307 unsigned int div, clk = 0, timeout;
Wenyou Yang09456d92015-09-22 14:59:25 +0800308
309 /* Wait max 20 ms */
310 timeout = 200;
311 while (sdhci_readl(host, SDHCI_PRESENT_STATE) &
312 (SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT)) {
313 if (timeout == 0) {
314 printf("%s: Timeout to wait cmd & data inhibit\n",
315 __func__);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +0900316 return -EBUSY;
Wenyou Yang09456d92015-09-22 14:59:25 +0800317 }
318
319 timeout--;
320 udelay(100);
321 }
Lei Wen142c8f92011-06-28 21:50:06 +0000322
Stefan Roesee9161032016-12-12 08:34:42 +0100323 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
Lei Wen142c8f92011-06-28 21:50:06 +0000324
325 if (clock == 0)
326 return 0;
327
Jaehoon Chung46e627c2013-07-19 17:44:49 +0900328 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
Wenyou Yang3d734042016-09-18 09:01:22 +0800329 /*
330 * Check if the Host Controller supports Programmable Clock
331 * Mode.
332 */
333 if (host->clk_mul) {
334 for (div = 1; div <= 1024; div++) {
Wenyou Yangab877fe2017-04-26 09:32:30 +0800335 if ((host->max_clk / div) <= clock)
Lei Wen142c8f92011-06-28 21:50:06 +0000336 break;
337 }
Wenyou Yang3d734042016-09-18 09:01:22 +0800338
339 /*
340 * Set Programmable Clock Mode in the Clock
341 * Control register.
342 */
343 clk = SDHCI_PROG_CLOCK_MODE;
344 div--;
345 } else {
346 /* Version 3.00 divisors must be a multiple of 2. */
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100347 if (host->max_clk <= clock) {
Wenyou Yang3d734042016-09-18 09:01:22 +0800348 div = 1;
349 } else {
350 for (div = 2;
351 div < SDHCI_MAX_DIV_SPEC_300;
352 div += 2) {
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100353 if ((host->max_clk / div) <= clock)
Wenyou Yang3d734042016-09-18 09:01:22 +0800354 break;
355 }
356 }
357 div >>= 1;
Lei Wen142c8f92011-06-28 21:50:06 +0000358 }
359 } else {
360 /* Version 2.00 divisors must be a power of 2. */
361 for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100362 if ((host->max_clk / div) <= clock)
Lei Wen142c8f92011-06-28 21:50:06 +0000363 break;
364 }
Wenyou Yang3d734042016-09-18 09:01:22 +0800365 div >>= 1;
Lei Wen142c8f92011-06-28 21:50:06 +0000366 }
Lei Wen142c8f92011-06-28 21:50:06 +0000367
Masahiro Yamadaeeb91ad2017-01-13 11:51:51 +0900368 if (host->ops && host->ops->set_clock)
Jaehoon Chung46d3c032016-12-30 15:30:18 +0900369 host->ops->set_clock(host, div);
Jaehoon Chungb1929ea2012-08-30 16:24:11 +0000370
Wenyou Yang3d734042016-09-18 09:01:22 +0800371 clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
Lei Wen142c8f92011-06-28 21:50:06 +0000372 clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
373 << SDHCI_DIVIDER_HI_SHIFT;
374 clk |= SDHCI_CLOCK_INT_EN;
375 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
376
377 /* Wait max 20 ms */
378 timeout = 20;
379 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
380 & SDHCI_CLOCK_INT_STABLE)) {
381 if (timeout == 0) {
Darwin Rambo43558132013-12-19 15:13:25 -0800382 printf("%s: Internal clock never stabilised.\n",
383 __func__);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +0900384 return -EBUSY;
Lei Wen142c8f92011-06-28 21:50:06 +0000385 }
386 timeout--;
387 udelay(1000);
388 }
389
390 clk |= SDHCI_CLOCK_CARD_EN;
391 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
392 return 0;
393}
394
395static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
396{
397 u8 pwr = 0;
398
399 if (power != (unsigned short)-1) {
400 switch (1 << power) {
401 case MMC_VDD_165_195:
402 pwr = SDHCI_POWER_180;
403 break;
404 case MMC_VDD_29_30:
405 case MMC_VDD_30_31:
406 pwr = SDHCI_POWER_300;
407 break;
408 case MMC_VDD_32_33:
409 case MMC_VDD_33_34:
410 pwr = SDHCI_POWER_330;
411 break;
412 }
413 }
414
415 if (pwr == 0) {
416 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
417 return;
418 }
419
420 pwr |= SDHCI_POWER_ON;
421
422 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
423}
424
Simon Glasseba48f92017-07-29 11:35:31 -0600425#ifdef CONFIG_DM_MMC
Simon Glassb97f0fa2016-06-12 23:30:28 -0600426static int sdhci_set_ios(struct udevice *dev)
427{
428 struct mmc *mmc = mmc_get_mmc_dev(dev);
429#else
Jaehoon Chungb6cd1d32016-12-30 15:30:16 +0900430static int sdhci_set_ios(struct mmc *mmc)
Lei Wen142c8f92011-06-28 21:50:06 +0000431{
Simon Glassb97f0fa2016-06-12 23:30:28 -0600432#endif
Lei Wen142c8f92011-06-28 21:50:06 +0000433 u32 ctrl;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200434 struct sdhci_host *host = mmc->priv;
Lei Wen142c8f92011-06-28 21:50:06 +0000435
Masahiro Yamadaeeb91ad2017-01-13 11:51:51 +0900436 if (host->ops && host->ops->set_control_reg)
Jaehoon Chung46d3c032016-12-30 15:30:18 +0900437 host->ops->set_control_reg(host);
Jaehoon Chung53889ed2012-04-23 02:36:26 +0000438
Lei Wen142c8f92011-06-28 21:50:06 +0000439 if (mmc->clock != host->clock)
440 sdhci_set_clock(mmc, mmc->clock);
441
Siva Durga Prasad Paladugu9fccd8a2018-04-19 12:37:04 +0530442 if (mmc->clk_disable)
443 sdhci_set_clock(mmc, 0);
444
Lei Wen142c8f92011-06-28 21:50:06 +0000445 /* Set bus width */
446 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
447 if (mmc->bus_width == 8) {
448 ctrl &= ~SDHCI_CTRL_4BITBUS;
Jaehoon Chung46e627c2013-07-19 17:44:49 +0900449 if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) ||
450 (host->quirks & SDHCI_QUIRK_USE_WIDE8))
Lei Wen142c8f92011-06-28 21:50:06 +0000451 ctrl |= SDHCI_CTRL_8BITBUS;
452 } else {
Matt Reimer9651f592015-02-19 11:22:53 -0700453 if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) ||
454 (host->quirks & SDHCI_QUIRK_USE_WIDE8))
Lei Wen142c8f92011-06-28 21:50:06 +0000455 ctrl &= ~SDHCI_CTRL_8BITBUS;
456 if (mmc->bus_width == 4)
457 ctrl |= SDHCI_CTRL_4BITBUS;
458 else
459 ctrl &= ~SDHCI_CTRL_4BITBUS;
460 }
461
462 if (mmc->clock > 26000000)
463 ctrl |= SDHCI_CTRL_HISPD;
464 else
465 ctrl &= ~SDHCI_CTRL_HISPD;
466
Hannes Schmelzer576a0182018-03-07 08:00:56 +0100467 if ((host->quirks & SDHCI_QUIRK_NO_HISPD_BIT) ||
468 (host->quirks & SDHCI_QUIRK_BROKEN_HISPD_MODE))
Jaehoon Chung53889ed2012-04-23 02:36:26 +0000469 ctrl &= ~SDHCI_CTRL_HISPD;
470
Lei Wen142c8f92011-06-28 21:50:06 +0000471 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Jaehoon Chungb6cd1d32016-12-30 15:30:16 +0900472
Stefan Roesea3554ef2016-12-12 08:24:56 +0100473 /* If available, call the driver specific "post" set_ios() function */
474 if (host->ops && host->ops->set_ios_post)
475 host->ops->set_ios_post(host);
476
Simon Glassb97f0fa2016-06-12 23:30:28 -0600477 return 0;
Lei Wen142c8f92011-06-28 21:50:06 +0000478}
479
Jeroen Hofsteeee54c7b2014-10-08 22:57:43 +0200480static int sdhci_init(struct mmc *mmc)
Lei Wen142c8f92011-06-28 21:50:06 +0000481{
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200482 struct sdhci_host *host = mmc->priv;
Lei Wen142c8f92011-06-28 21:50:06 +0000483
Masahiro Yamadaea04d902016-08-25 16:07:34 +0900484 sdhci_reset(host, SDHCI_RESET_ALL);
485
Lei Wen142c8f92011-06-28 21:50:06 +0000486 if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) && !aligned_buffer) {
487 aligned_buffer = memalign(8, 512*1024);
488 if (!aligned_buffer) {
Darwin Rambo43558132013-12-19 15:13:25 -0800489 printf("%s: Aligned buffer alloc failed!!!\n",
490 __func__);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +0900491 return -ENOMEM;
Lei Wen142c8f92011-06-28 21:50:06 +0000492 }
493 }
494
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200495 sdhci_set_power(host, fls(mmc->cfg->voltages) - 1);
Joe Hershberger456f34a2012-08-17 10:18:55 +0000496
Masahiro Yamadaeeb91ad2017-01-13 11:51:51 +0900497 if (host->ops && host->ops->get_cd)
Jaehoon Chung730a5952016-12-30 15:30:15 +0900498 host->ops->get_cd(host);
Joe Hershberger456f34a2012-08-17 10:18:55 +0000499
Łukasz Majewskid56a52a2013-01-11 05:08:54 +0000500 /* Enable only interrupts served by the SD controller */
Darwin Rambo43558132013-12-19 15:13:25 -0800501 sdhci_writel(host, SDHCI_INT_DATA_MASK | SDHCI_INT_CMD_MASK,
502 SDHCI_INT_ENABLE);
Łukasz Majewskid56a52a2013-01-11 05:08:54 +0000503 /* Mask all sdhci interrupt sources */
504 sdhci_writel(host, 0x0, SDHCI_SIGNAL_ENABLE);
Lei Wen142c8f92011-06-28 21:50:06 +0000505
Lei Wen142c8f92011-06-28 21:50:06 +0000506 return 0;
507}
508
Simon Glasseba48f92017-07-29 11:35:31 -0600509#ifdef CONFIG_DM_MMC
Simon Glassb97f0fa2016-06-12 23:30:28 -0600510int sdhci_probe(struct udevice *dev)
511{
512 struct mmc *mmc = mmc_get_mmc_dev(dev);
513
514 return sdhci_init(mmc);
515}
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200516
Simon Glassb97f0fa2016-06-12 23:30:28 -0600517const struct dm_mmc_ops sdhci_ops = {
518 .send_cmd = sdhci_send_command,
519 .set_ios = sdhci_set_ios,
520};
521#else
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200522static const struct mmc_ops sdhci_ops = {
523 .send_cmd = sdhci_send_command,
524 .set_ios = sdhci_set_ios,
525 .init = sdhci_init,
526};
Simon Glassb97f0fa2016-06-12 23:30:28 -0600527#endif
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200528
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900529int sdhci_setup_cfg(struct mmc_config *cfg, struct sdhci_host *host,
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100530 u32 f_max, u32 f_min)
Lei Wen142c8f92011-06-28 21:50:06 +0000531{
Wenyou Yang3d734042016-09-18 09:01:22 +0800532 u32 caps, caps_1;
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900533
534 caps = sdhci_readl(host, SDHCI_CAPABILITIES);
Masahiro Yamada27bfb712016-08-25 16:07:37 +0900535
Masahiro Yamada124f6ce2016-12-07 22:10:29 +0900536#ifdef CONFIG_MMC_SDHCI_SDMA
Masahiro Yamada27bfb712016-08-25 16:07:37 +0900537 if (!(caps & SDHCI_CAN_DO_SDMA)) {
538 printf("%s: Your controller doesn't support SDMA!!\n",
539 __func__);
540 return -EINVAL;
541 }
542#endif
Jaehoon Chung6c5b3592016-09-26 08:10:01 +0900543 if (host->quirks & SDHCI_QUIRK_REG32_RW)
544 host->version =
545 sdhci_readl(host, SDHCI_HOST_VERSION - 2) >> 16;
546 else
547 host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900548
549 cfg->name = host->name;
Simon Glasseba48f92017-07-29 11:35:31 -0600550#ifndef CONFIG_DM_MMC
Simon Glassb0842072016-06-12 23:30:27 -0600551 cfg->ops = &sdhci_ops;
Lei Wen142c8f92011-06-28 21:50:06 +0000552#endif
Wenyou Yangab877fe2017-04-26 09:32:30 +0800553
554 /* Check whether the clock multiplier is supported or not */
555 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
556 caps_1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
557 host->clk_mul = (caps_1 & SDHCI_CLOCK_MUL_MASK) >>
558 SDHCI_CLOCK_MUL_SHIFT;
559 }
560
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100561 if (host->max_clk == 0) {
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900562 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300)
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100563 host->max_clk = (caps & SDHCI_CLOCK_V3_BASE_MASK) >>
Simon Glassb0842072016-06-12 23:30:27 -0600564 SDHCI_CLOCK_BASE_SHIFT;
Lei Wen142c8f92011-06-28 21:50:06 +0000565 else
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100566 host->max_clk = (caps & SDHCI_CLOCK_BASE_MASK) >>
Simon Glassb0842072016-06-12 23:30:27 -0600567 SDHCI_CLOCK_BASE_SHIFT;
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100568 host->max_clk *= 1000000;
Wenyou Yangab877fe2017-04-26 09:32:30 +0800569 if (host->clk_mul)
570 host->max_clk *= host->clk_mul;
Lei Wen142c8f92011-06-28 21:50:06 +0000571 }
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100572 if (host->max_clk == 0) {
Masahiro Yamadada957dd2016-08-25 16:07:35 +0900573 printf("%s: Hardware doesn't specify base clock frequency\n",
574 __func__);
Simon Glassb0842072016-06-12 23:30:27 -0600575 return -EINVAL;
Masahiro Yamadada957dd2016-08-25 16:07:35 +0900576 }
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100577 if (f_max && (f_max < host->max_clk))
578 cfg->f_max = f_max;
579 else
580 cfg->f_max = host->max_clk;
581 if (f_min)
582 cfg->f_min = f_min;
Lei Wen142c8f92011-06-28 21:50:06 +0000583 else {
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900584 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300)
Simon Glassb0842072016-06-12 23:30:27 -0600585 cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_300;
Lei Wen142c8f92011-06-28 21:50:06 +0000586 else
Simon Glassb0842072016-06-12 23:30:27 -0600587 cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_200;
Lei Wen142c8f92011-06-28 21:50:06 +0000588 }
Simon Glassb0842072016-06-12 23:30:27 -0600589 cfg->voltages = 0;
Lei Wen142c8f92011-06-28 21:50:06 +0000590 if (caps & SDHCI_CAN_VDD_330)
Simon Glassb0842072016-06-12 23:30:27 -0600591 cfg->voltages |= MMC_VDD_32_33 | MMC_VDD_33_34;
Lei Wen142c8f92011-06-28 21:50:06 +0000592 if (caps & SDHCI_CAN_VDD_300)
Simon Glassb0842072016-06-12 23:30:27 -0600593 cfg->voltages |= MMC_VDD_29_30 | MMC_VDD_30_31;
Lei Wen142c8f92011-06-28 21:50:06 +0000594 if (caps & SDHCI_CAN_VDD_180)
Simon Glassb0842072016-06-12 23:30:27 -0600595 cfg->voltages |= MMC_VDD_165_195;
Jaehoon Chung53889ed2012-04-23 02:36:26 +0000596
Masahiro Yamada4b338772016-08-25 16:07:36 +0900597 if (host->quirks & SDHCI_QUIRK_BROKEN_VOLTAGE)
598 cfg->voltages |= host->voltages;
599
Masahiro Yamadaea5b7c02017-12-30 02:00:08 +0900600 cfg->host_caps |= MMC_MODE_HS | MMC_MODE_HS_52MHz | MMC_MODE_4BIT;
Jaehoon Chungbc00a542016-12-30 15:30:21 +0900601
602 /* Since Host Controller Version3.0 */
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900603 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
Jaehoon Chung665152e2016-12-30 15:30:11 +0900604 if (!(caps & SDHCI_CAN_DO_8BIT))
605 cfg->host_caps &= ~MMC_MODE_8BIT;
Jagannadha Sutradharudu Teki08706be2013-05-21 15:01:36 +0530606 }
Siva Durga Prasad Paladugub0fbb492016-01-12 15:12:15 +0530607
Hannes Schmelzer576a0182018-03-07 08:00:56 +0100608 if (host->quirks & SDHCI_QUIRK_BROKEN_HISPD_MODE) {
609 cfg->host_caps &= ~MMC_MODE_HS;
610 cfg->host_caps &= ~MMC_MODE_HS_52MHz;
611 }
612
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900613 if (host->host_caps)
614 cfg->host_caps |= host->host_caps;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200615
Simon Glassb0842072016-06-12 23:30:27 -0600616 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
617
618 return 0;
619}
620
Simon Glassb97f0fa2016-06-12 23:30:28 -0600621#ifdef CONFIG_BLK
622int sdhci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg)
623{
624 return mmc_bind(dev, mmc, cfg);
625}
626#else
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100627int add_sdhci(struct sdhci_host *host, u32 f_max, u32 f_min)
Simon Glassb0842072016-06-12 23:30:27 -0600628{
Masahiro Yamadada957dd2016-08-25 16:07:35 +0900629 int ret;
630
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100631 ret = sdhci_setup_cfg(&host->cfg, host, f_max, f_min);
Masahiro Yamadada957dd2016-08-25 16:07:35 +0900632 if (ret)
633 return ret;
Simon Glassb0842072016-06-12 23:30:27 -0600634
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200635 host->mmc = mmc_create(&host->cfg, host);
636 if (host->mmc == NULL) {
637 printf("%s: mmc create fail!\n", __func__);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +0900638 return -ENOMEM;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200639 }
Lei Wen142c8f92011-06-28 21:50:06 +0000640
641 return 0;
642}
Simon Glassb97f0fa2016-06-12 23:30:28 -0600643#endif