blob: 18fbcb5f186449936ca324af9c754e0954874876 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Lei Wen142c8f92011-06-28 21:50:06 +00002/*
3 * Copyright 2011, Marvell Semiconductor Inc.
4 * Lei Wen <leiwen@marvell.com>
5 *
Lei Wen142c8f92011-06-28 21:50:06 +00006 * Back ported to the 8xx platform (from the 8260 platform) by
7 * Murray.Jensen@cmst.csiro.au, 27-Jan-01.
8 */
9
10#include <common.h>
Simon Glass63334482019-11-14 12:57:39 -070011#include <cpu_func.h>
Faiz Abbasf08f9d72019-06-11 00:43:34 +053012#include <dm.h>
Simon Glassb0842072016-06-12 23:30:27 -060013#include <errno.h>
Lei Wen142c8f92011-06-28 21:50:06 +000014#include <malloc.h>
15#include <mmc.h>
16#include <sdhci.h>
T Karthik Reddyc8a0ec02019-06-25 13:39:04 +020017#include <dm.h>
Lei Wen142c8f92011-06-28 21:50:06 +000018
Lei Wen142c8f92011-06-28 21:50:06 +000019static void sdhci_reset(struct sdhci_host *host, u8 mask)
20{
21 unsigned long timeout;
22
23 /* Wait max 100 ms */
24 timeout = 100;
25 sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
26 while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
27 if (timeout == 0) {
Darwin Rambo43558132013-12-19 15:13:25 -080028 printf("%s: Reset 0x%x never completed.\n",
29 __func__, (int)mask);
Lei Wen142c8f92011-06-28 21:50:06 +000030 return;
31 }
32 timeout--;
33 udelay(1000);
34 }
35}
36
37static void sdhci_cmd_done(struct sdhci_host *host, struct mmc_cmd *cmd)
38{
39 int i;
40 if (cmd->resp_type & MMC_RSP_136) {
41 /* CRC is stripped so we need to do some shifting. */
42 for (i = 0; i < 4; i++) {
43 cmd->response[i] = sdhci_readl(host,
44 SDHCI_RESPONSE + (3-i)*4) << 8;
45 if (i != 3)
46 cmd->response[i] |= sdhci_readb(host,
47 SDHCI_RESPONSE + (3-i)*4-1);
48 }
49 } else {
50 cmd->response[0] = sdhci_readl(host, SDHCI_RESPONSE);
51 }
52}
53
54static void sdhci_transfer_pio(struct sdhci_host *host, struct mmc_data *data)
55{
56 int i;
57 char *offs;
58 for (i = 0; i < data->blocksize; i += 4) {
59 offs = data->dest + i;
60 if (data->flags == MMC_DATA_READ)
61 *(u32 *)offs = sdhci_readl(host, SDHCI_BUFFER);
62 else
63 sdhci_writel(host, *(u32 *)offs, SDHCI_BUFFER);
64 }
65}
Faiz Abbas4c082a62019-04-16 23:06:58 +053066
67#if CONFIG_IS_ENABLED(MMC_SDHCI_ADMA)
68static void sdhci_adma_desc(struct sdhci_host *host, char *buf, u16 len,
69 bool end)
70{
71 struct sdhci_adma_desc *desc;
72 u8 attr;
73
74 desc = &host->adma_desc_table[host->desc_slot];
75
76 attr = ADMA_DESC_ATTR_VALID | ADMA_DESC_TRANSFER_DATA;
77 if (!end)
78 host->desc_slot++;
79 else
80 attr |= ADMA_DESC_ATTR_END;
81
82 desc->attr = attr;
83 desc->len = len;
84 desc->reserved = 0;
85 desc->addr_lo = (dma_addr_t)buf;
86#ifdef CONFIG_DMA_ADDR_T_64BIT
87 desc->addr_hi = (u64)buf >> 32;
88#endif
89}
90
91static void sdhci_prepare_adma_table(struct sdhci_host *host,
92 struct mmc_data *data)
93{
94 uint trans_bytes = data->blocksize * data->blocks;
95 uint desc_count = DIV_ROUND_UP(trans_bytes, ADMA_MAX_LEN);
96 int i = desc_count;
97 char *buf;
98
99 host->desc_slot = 0;
100
101 if (data->flags & MMC_DATA_READ)
102 buf = data->dest;
103 else
104 buf = (char *)data->src;
105
106 while (--i) {
107 sdhci_adma_desc(host, buf, ADMA_MAX_LEN, false);
108 buf += ADMA_MAX_LEN;
109 trans_bytes -= ADMA_MAX_LEN;
110 }
111
112 sdhci_adma_desc(host, buf, trans_bytes, true);
113
114 flush_cache((dma_addr_t)host->adma_desc_table,
115 ROUND(desc_count * sizeof(struct sdhci_adma_desc),
116 ARCH_DMA_MINALIGN));
117}
118#elif defined(CONFIG_MMC_SDHCI_SDMA)
119static void sdhci_prepare_adma_table(struct sdhci_host *host,
120 struct mmc_data *data)
121{}
122#endif
123#if (defined(CONFIG_MMC_SDHCI_SDMA) || CONFIG_IS_ENABLED(MMC_SDHCI_ADMA))
Faiz Abbas87102502019-04-16 23:06:57 +0530124static void sdhci_prepare_dma(struct sdhci_host *host, struct mmc_data *data,
125 int *is_aligned, int trans_bytes)
126{
Jaehoon Chungf77f0582012-09-20 20:31:55 +0000127 unsigned char ctrl;
Faiz Abbas87102502019-04-16 23:06:57 +0530128
129 if (data->flags == MMC_DATA_READ)
130 host->start_addr = (dma_addr_t)data->dest;
131 else
132 host->start_addr = (dma_addr_t)data->src;
133
Juhyun \(Justin\) Oh7d48a732013-09-13 18:06:00 +0000134 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Jaehoon Chungf77f0582012-09-20 20:31:55 +0000135 ctrl &= ~SDHCI_CTRL_DMA_MASK;
Faiz Abbas4c082a62019-04-16 23:06:58 +0530136 if (host->flags & USE_ADMA64)
137 ctrl |= SDHCI_CTRL_ADMA64;
138 else if (host->flags & USE_ADMA)
139 ctrl |= SDHCI_CTRL_ADMA32;
Juhyun \(Justin\) Oh7d48a732013-09-13 18:06:00 +0000140 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Faiz Abbas87102502019-04-16 23:06:57 +0530141
Faiz Abbas4c082a62019-04-16 23:06:58 +0530142 if (host->flags & USE_SDMA) {
143 if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) &&
144 (host->start_addr & 0x7) != 0x0) {
145 *is_aligned = 0;
Masahiro Yamadac3a17af2020-02-14 16:40:21 +0900146 host->start_addr = (unsigned long)host->align_buffer;
Faiz Abbas4c082a62019-04-16 23:06:58 +0530147 if (data->flags != MMC_DATA_READ)
Masahiro Yamadac3a17af2020-02-14 16:40:21 +0900148 memcpy(host->align_buffer, data->src,
149 trans_bytes);
Faiz Abbas4c082a62019-04-16 23:06:58 +0530150 }
151
Faiz Abbas87102502019-04-16 23:06:57 +0530152#if defined(CONFIG_FIXED_SDHCI_ALIGNED_BUFFER)
Faiz Abbas4c082a62019-04-16 23:06:58 +0530153 /*
154 * Always use this bounce-buffer when
155 * CONFIG_FIXED_SDHCI_ALIGNED_BUFFER is defined
156 */
157 *is_aligned = 0;
Masahiro Yamadac3a17af2020-02-14 16:40:21 +0900158 host->start_addr = (unsigned long)host->align_buffer;
Faiz Abbas4c082a62019-04-16 23:06:58 +0530159 if (data->flags != MMC_DATA_READ)
Masahiro Yamadac3a17af2020-02-14 16:40:21 +0900160 memcpy(host->align_buffer, data->src, trans_bytes);
Faiz Abbas87102502019-04-16 23:06:57 +0530161#endif
Faiz Abbas4c082a62019-04-16 23:06:58 +0530162 sdhci_writel(host, host->start_addr, SDHCI_DMA_ADDRESS);
163
164 } else if (host->flags & (USE_ADMA | USE_ADMA64)) {
165 sdhci_prepare_adma_table(host, data);
166
167 sdhci_writel(host, (u32)host->adma_addr, SDHCI_ADMA_ADDRESS);
168 if (host->flags & USE_ADMA64)
169 sdhci_writel(host, (u64)host->adma_addr >> 32,
170 SDHCI_ADMA_ADDRESS_HI);
171 }
172
Faiz Abbas87102502019-04-16 23:06:57 +0530173 flush_cache(host->start_addr, ROUND(trans_bytes, ARCH_DMA_MINALIGN));
174}
175#else
176static void sdhci_prepare_dma(struct sdhci_host *host, struct mmc_data *data,
177 int *is_aligned, int trans_bytes)
178{}
Jaehoon Chungf77f0582012-09-20 20:31:55 +0000179#endif
Faiz Abbas87102502019-04-16 23:06:57 +0530180static int sdhci_transfer_data(struct sdhci_host *host, struct mmc_data *data)
181{
182 dma_addr_t start_addr = host->start_addr;
183 unsigned int stat, rdy, mask, timeout, block = 0;
184 bool transfer_done = false;
Lei Wen142c8f92011-06-28 21:50:06 +0000185
Jaehoon Chung30686bd2012-09-20 20:31:54 +0000186 timeout = 1000000;
Lei Wen142c8f92011-06-28 21:50:06 +0000187 rdy = SDHCI_INT_SPACE_AVAIL | SDHCI_INT_DATA_AVAIL;
188 mask = SDHCI_DATA_AVAILABLE | SDHCI_SPACE_AVAILABLE;
189 do {
190 stat = sdhci_readl(host, SDHCI_INT_STATUS);
191 if (stat & SDHCI_INT_ERROR) {
Masahiro Yamada45256c42017-12-30 02:00:12 +0900192 pr_debug("%s: Error detected in status(0x%X)!\n",
193 __func__, stat);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +0900194 return -EIO;
Lei Wen142c8f92011-06-28 21:50:06 +0000195 }
Alex Deymod9b70232017-04-02 01:24:34 -0700196 if (!transfer_done && (stat & rdy)) {
Lei Wen142c8f92011-06-28 21:50:06 +0000197 if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & mask))
198 continue;
199 sdhci_writel(host, rdy, SDHCI_INT_STATUS);
200 sdhci_transfer_pio(host, data);
201 data->dest += data->blocksize;
Alex Deymod9b70232017-04-02 01:24:34 -0700202 if (++block >= data->blocks) {
203 /* Keep looping until the SDHCI_INT_DATA_END is
204 * cleared, even if we finished sending all the
205 * blocks.
206 */
207 transfer_done = true;
208 continue;
209 }
Lei Wen142c8f92011-06-28 21:50:06 +0000210 }
Faiz Abbas4c082a62019-04-16 23:06:58 +0530211 if ((host->flags & USE_DMA) && !transfer_done &&
Faiz Abbas87102502019-04-16 23:06:57 +0530212 (stat & SDHCI_INT_DMA_END)) {
Lei Wen142c8f92011-06-28 21:50:06 +0000213 sdhci_writel(host, SDHCI_INT_DMA_END, SDHCI_INT_STATUS);
Faiz Abbas4c082a62019-04-16 23:06:58 +0530214 if (host->flags & USE_SDMA) {
215 start_addr &=
216 ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1);
217 start_addr += SDHCI_DEFAULT_BOUNDARY_SIZE;
218 sdhci_writel(host, start_addr,
219 SDHCI_DMA_ADDRESS);
220 }
Lei Wen142c8f92011-06-28 21:50:06 +0000221 }
Lei Wen6c13c662011-10-08 04:14:57 +0000222 if (timeout-- > 0)
223 udelay(10);
224 else {
Darwin Rambo43558132013-12-19 15:13:25 -0800225 printf("%s: Transfer data timeout\n", __func__);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +0900226 return -ETIMEDOUT;
Lei Wen6c13c662011-10-08 04:14:57 +0000227 }
Lei Wen142c8f92011-06-28 21:50:06 +0000228 } while (!(stat & SDHCI_INT_DATA_END));
229 return 0;
230}
231
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200232/*
233 * No command will be sent by driver if card is busy, so driver must wait
234 * for card ready state.
235 * Every time when card is busy after timeout then (last) timeout value will be
236 * increased twice but only if it doesn't exceed global defined maximum.
Masahiro Yamada96250112016-08-25 16:07:39 +0900237 * Each function call will use last timeout value.
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200238 */
Masahiro Yamada96250112016-08-25 16:07:39 +0900239#define SDHCI_CMD_MAX_TIMEOUT 3200
Masahiro Yamadad4512312016-08-25 16:07:38 +0900240#define SDHCI_CMD_DEFAULT_TIMEOUT 100
Steve Raed4780832016-06-29 13:42:01 -0700241#define SDHCI_READ_STATUS_TIMEOUT 1000
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200242
Simon Glasseba48f92017-07-29 11:35:31 -0600243#ifdef CONFIG_DM_MMC
Simon Glassb97f0fa2016-06-12 23:30:28 -0600244static int sdhci_send_command(struct udevice *dev, struct mmc_cmd *cmd,
245 struct mmc_data *data)
246{
247 struct mmc *mmc = mmc_get_mmc_dev(dev);
248
249#else
Jeroen Hofsteeee54c7b2014-10-08 22:57:43 +0200250static int sdhci_send_command(struct mmc *mmc, struct mmc_cmd *cmd,
Simon Glassb97f0fa2016-06-12 23:30:28 -0600251 struct mmc_data *data)
Lei Wen142c8f92011-06-28 21:50:06 +0000252{
Simon Glassb97f0fa2016-06-12 23:30:28 -0600253#endif
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200254 struct sdhci_host *host = mmc->priv;
Lei Wen142c8f92011-06-28 21:50:06 +0000255 unsigned int stat = 0;
256 int ret = 0;
257 int trans_bytes = 0, is_aligned = 1;
258 u32 mask, flags, mode;
Faiz Abbas87102502019-04-16 23:06:57 +0530259 unsigned int time = 0;
Simon Glass97c78e82016-05-14 14:03:04 -0600260 int mmc_dev = mmc_get_blk_desc(mmc)->devnum;
Vipul Kumardbad7b42018-05-03 12:20:54 +0530261 ulong start = get_timer(0);
Lei Wen142c8f92011-06-28 21:50:06 +0000262
Faiz Abbas87102502019-04-16 23:06:57 +0530263 host->start_addr = 0;
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200264 /* Timeout unit - ms */
Masahiro Yamadad4512312016-08-25 16:07:38 +0900265 static unsigned int cmd_timeout = SDHCI_CMD_DEFAULT_TIMEOUT;
Lei Wen142c8f92011-06-28 21:50:06 +0000266
Lei Wen142c8f92011-06-28 21:50:06 +0000267 mask = SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT;
268
269 /* We shouldn't wait for data inihibit for stop commands, even
270 though they might use busy signaling */
Siva Durga Prasad Paladugudb620bd2018-04-19 12:37:05 +0530271 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION ||
Siva Durga Prasad Paladugub97e99f2018-06-13 11:43:01 +0530272 ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK ||
273 cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200) && !data))
Lei Wen142c8f92011-06-28 21:50:06 +0000274 mask &= ~SDHCI_DATA_INHIBIT;
275
276 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200277 if (time >= cmd_timeout) {
Darwin Rambo43558132013-12-19 15:13:25 -0800278 printf("%s: MMC: %d busy ", __func__, mmc_dev);
Masahiro Yamada96250112016-08-25 16:07:39 +0900279 if (2 * cmd_timeout <= SDHCI_CMD_MAX_TIMEOUT) {
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200280 cmd_timeout += cmd_timeout;
281 printf("timeout increasing to: %u ms.\n",
282 cmd_timeout);
283 } else {
284 puts("timeout.\n");
Jaehoon Chung7825d202016-07-19 16:33:36 +0900285 return -ECOMM;
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200286 }
Lei Wen142c8f92011-06-28 21:50:06 +0000287 }
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200288 time++;
Lei Wen142c8f92011-06-28 21:50:06 +0000289 udelay(1000);
290 }
291
Jorge Ramirez-Ortiz65da8be2017-11-02 15:10:21 +0100292 sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS);
293
Lei Wen142c8f92011-06-28 21:50:06 +0000294 mask = SDHCI_INT_RESPONSE;
Siva Durga Prasad Paladugub97e99f2018-06-13 11:43:01 +0530295 if ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK ||
296 cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200) && !data)
Siva Durga Prasad Paladugudb620bd2018-04-19 12:37:05 +0530297 mask = SDHCI_INT_DATA_AVAIL;
298
Lei Wen142c8f92011-06-28 21:50:06 +0000299 if (!(cmd->resp_type & MMC_RSP_PRESENT))
300 flags = SDHCI_CMD_RESP_NONE;
301 else if (cmd->resp_type & MMC_RSP_136)
302 flags = SDHCI_CMD_RESP_LONG;
303 else if (cmd->resp_type & MMC_RSP_BUSY) {
304 flags = SDHCI_CMD_RESP_SHORT_BUSY;
Jaehoon Chungd0d1b252016-07-12 21:18:46 +0900305 if (data)
306 mask |= SDHCI_INT_DATA_END;
Lei Wen142c8f92011-06-28 21:50:06 +0000307 } else
308 flags = SDHCI_CMD_RESP_SHORT;
309
310 if (cmd->resp_type & MMC_RSP_CRC)
311 flags |= SDHCI_CMD_CRC;
312 if (cmd->resp_type & MMC_RSP_OPCODE)
313 flags |= SDHCI_CMD_INDEX;
Siva Durga Prasad Paladugu5d88ba72018-05-29 20:03:10 +0530314 if (data || cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK ||
315 cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200)
Lei Wen142c8f92011-06-28 21:50:06 +0000316 flags |= SDHCI_CMD_DATA;
317
Darwin Rambo43558132013-12-19 15:13:25 -0800318 /* Set Transfer mode regarding to data flag */
Heinrich Schuchardt730636b2017-11-10 21:13:34 +0100319 if (data) {
Lei Wen142c8f92011-06-28 21:50:06 +0000320 sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL);
321 mode = SDHCI_TRNS_BLK_CNT_EN;
322 trans_bytes = data->blocks * data->blocksize;
323 if (data->blocks > 1)
324 mode |= SDHCI_TRNS_MULTI;
325
326 if (data->flags == MMC_DATA_READ)
327 mode |= SDHCI_TRNS_READ;
328
Faiz Abbas4c082a62019-04-16 23:06:58 +0530329 if (host->flags & USE_DMA) {
Faiz Abbas87102502019-04-16 23:06:57 +0530330 mode |= SDHCI_TRNS_DMA;
331 sdhci_prepare_dma(host, data, &is_aligned, trans_bytes);
Lei Wen142c8f92011-06-28 21:50:06 +0000332 }
333
Lei Wen142c8f92011-06-28 21:50:06 +0000334 sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
335 data->blocksize),
336 SDHCI_BLOCK_SIZE);
337 sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
338 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
Kevin Liu8e5db912015-03-23 17:57:00 -0500339 } else if (cmd->resp_type & MMC_RSP_BUSY) {
340 sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL);
Lei Wen142c8f92011-06-28 21:50:06 +0000341 }
342
343 sdhci_writel(host, cmd->cmdarg, SDHCI_ARGUMENT);
Lei Wen142c8f92011-06-28 21:50:06 +0000344 sdhci_writew(host, SDHCI_MAKE_CMD(cmd->cmdidx, flags), SDHCI_COMMAND);
Stefan Roese42817a42015-06-29 14:58:08 +0200345 start = get_timer(0);
Lei Wen142c8f92011-06-28 21:50:06 +0000346 do {
347 stat = sdhci_readl(host, SDHCI_INT_STATUS);
348 if (stat & SDHCI_INT_ERROR)
349 break;
Lei Wen142c8f92011-06-28 21:50:06 +0000350
Masahiro Yamadaa63aaa02016-07-10 00:40:22 +0900351 if (get_timer(start) >= SDHCI_READ_STATUS_TIMEOUT) {
352 if (host->quirks & SDHCI_QUIRK_BROKEN_R1B) {
353 return 0;
354 } else {
355 printf("%s: Timeout for status update!\n",
356 __func__);
Jaehoon Chung7825d202016-07-19 16:33:36 +0900357 return -ETIMEDOUT;
Masahiro Yamadaa63aaa02016-07-10 00:40:22 +0900358 }
Jaehoon Chung89237a82012-04-23 02:36:25 +0000359 }
Masahiro Yamadaa63aaa02016-07-10 00:40:22 +0900360 } while ((stat & mask) != mask);
Jaehoon Chung89237a82012-04-23 02:36:25 +0000361
Lei Wen142c8f92011-06-28 21:50:06 +0000362 if ((stat & (SDHCI_INT_ERROR | mask)) == mask) {
363 sdhci_cmd_done(host, cmd);
364 sdhci_writel(host, mask, SDHCI_INT_STATUS);
365 } else
366 ret = -1;
367
368 if (!ret && data)
Faiz Abbas87102502019-04-16 23:06:57 +0530369 ret = sdhci_transfer_data(host, data);
Lei Wen142c8f92011-06-28 21:50:06 +0000370
Tushar Behera0fba4c22012-09-20 20:31:57 +0000371 if (host->quirks & SDHCI_QUIRK_WAIT_SEND_CMD)
372 udelay(1000);
373
Lei Wen142c8f92011-06-28 21:50:06 +0000374 stat = sdhci_readl(host, SDHCI_INT_STATUS);
375 sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS);
376 if (!ret) {
377 if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) &&
378 !is_aligned && (data->flags == MMC_DATA_READ))
Masahiro Yamadac3a17af2020-02-14 16:40:21 +0900379 memcpy(data->dest, host->align_buffer, trans_bytes);
Lei Wen142c8f92011-06-28 21:50:06 +0000380 return 0;
381 }
382
383 sdhci_reset(host, SDHCI_RESET_CMD);
384 sdhci_reset(host, SDHCI_RESET_DATA);
385 if (stat & SDHCI_INT_TIMEOUT)
Jaehoon Chung7825d202016-07-19 16:33:36 +0900386 return -ETIMEDOUT;
Lei Wen142c8f92011-06-28 21:50:06 +0000387 else
Jaehoon Chung7825d202016-07-19 16:33:36 +0900388 return -ECOMM;
Lei Wen142c8f92011-06-28 21:50:06 +0000389}
390
Siva Durga Prasad Paladugu1f67b492018-04-19 12:37:07 +0530391#if defined(CONFIG_DM_MMC) && defined(MMC_SUPPORTS_TUNING)
392static int sdhci_execute_tuning(struct udevice *dev, uint opcode)
393{
394 int err;
395 struct mmc *mmc = mmc_get_mmc_dev(dev);
396 struct sdhci_host *host = mmc->priv;
397
398 debug("%s\n", __func__);
399
Ramon Friedcf6ba6f2018-05-14 15:02:30 +0300400 if (host->ops && host->ops->platform_execute_tuning) {
Siva Durga Prasad Paladugu1f67b492018-04-19 12:37:07 +0530401 err = host->ops->platform_execute_tuning(mmc, opcode);
402 if (err)
403 return err;
404 return 0;
405 }
406 return 0;
407}
408#endif
Faiz Abbasab619662019-06-11 00:43:35 +0530409int sdhci_set_clock(struct mmc *mmc, unsigned int clock)
Lei Wen142c8f92011-06-28 21:50:06 +0000410{
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200411 struct sdhci_host *host = mmc->priv;
Stefan Roesee9161032016-12-12 08:34:42 +0100412 unsigned int div, clk = 0, timeout;
Wenyou Yang09456d92015-09-22 14:59:25 +0800413
414 /* Wait max 20 ms */
415 timeout = 200;
416 while (sdhci_readl(host, SDHCI_PRESENT_STATE) &
417 (SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT)) {
418 if (timeout == 0) {
419 printf("%s: Timeout to wait cmd & data inhibit\n",
420 __func__);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +0900421 return -EBUSY;
Wenyou Yang09456d92015-09-22 14:59:25 +0800422 }
423
424 timeout--;
425 udelay(100);
426 }
Lei Wen142c8f92011-06-28 21:50:06 +0000427
Stefan Roesee9161032016-12-12 08:34:42 +0100428 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
Lei Wen142c8f92011-06-28 21:50:06 +0000429
430 if (clock == 0)
431 return 0;
432
Ramon Friedcf6ba6f2018-05-14 15:02:30 +0300433 if (host->ops && host->ops->set_delay)
Siva Durga Prasad Paladugu1f67b492018-04-19 12:37:07 +0530434 host->ops->set_delay(host);
435
Jaehoon Chung46e627c2013-07-19 17:44:49 +0900436 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
Wenyou Yang3d734042016-09-18 09:01:22 +0800437 /*
438 * Check if the Host Controller supports Programmable Clock
439 * Mode.
440 */
441 if (host->clk_mul) {
442 for (div = 1; div <= 1024; div++) {
Wenyou Yangab877fe2017-04-26 09:32:30 +0800443 if ((host->max_clk / div) <= clock)
Lei Wen142c8f92011-06-28 21:50:06 +0000444 break;
445 }
Wenyou Yang3d734042016-09-18 09:01:22 +0800446
447 /*
448 * Set Programmable Clock Mode in the Clock
449 * Control register.
450 */
451 clk = SDHCI_PROG_CLOCK_MODE;
452 div--;
453 } else {
454 /* Version 3.00 divisors must be a multiple of 2. */
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100455 if (host->max_clk <= clock) {
Wenyou Yang3d734042016-09-18 09:01:22 +0800456 div = 1;
457 } else {
458 for (div = 2;
459 div < SDHCI_MAX_DIV_SPEC_300;
460 div += 2) {
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100461 if ((host->max_clk / div) <= clock)
Wenyou Yang3d734042016-09-18 09:01:22 +0800462 break;
463 }
464 }
465 div >>= 1;
Lei Wen142c8f92011-06-28 21:50:06 +0000466 }
467 } else {
468 /* Version 2.00 divisors must be a power of 2. */
469 for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100470 if ((host->max_clk / div) <= clock)
Lei Wen142c8f92011-06-28 21:50:06 +0000471 break;
472 }
Wenyou Yang3d734042016-09-18 09:01:22 +0800473 div >>= 1;
Lei Wen142c8f92011-06-28 21:50:06 +0000474 }
Lei Wen142c8f92011-06-28 21:50:06 +0000475
Masahiro Yamadaeeb91ad2017-01-13 11:51:51 +0900476 if (host->ops && host->ops->set_clock)
Jaehoon Chung46d3c032016-12-30 15:30:18 +0900477 host->ops->set_clock(host, div);
Jaehoon Chungb1929ea2012-08-30 16:24:11 +0000478
Wenyou Yang3d734042016-09-18 09:01:22 +0800479 clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
Lei Wen142c8f92011-06-28 21:50:06 +0000480 clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
481 << SDHCI_DIVIDER_HI_SHIFT;
482 clk |= SDHCI_CLOCK_INT_EN;
483 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
484
485 /* Wait max 20 ms */
486 timeout = 20;
487 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
488 & SDHCI_CLOCK_INT_STABLE)) {
489 if (timeout == 0) {
Darwin Rambo43558132013-12-19 15:13:25 -0800490 printf("%s: Internal clock never stabilised.\n",
491 __func__);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +0900492 return -EBUSY;
Lei Wen142c8f92011-06-28 21:50:06 +0000493 }
494 timeout--;
495 udelay(1000);
496 }
497
498 clk |= SDHCI_CLOCK_CARD_EN;
499 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
500 return 0;
501}
502
503static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
504{
505 u8 pwr = 0;
506
507 if (power != (unsigned short)-1) {
508 switch (1 << power) {
509 case MMC_VDD_165_195:
510 pwr = SDHCI_POWER_180;
511 break;
512 case MMC_VDD_29_30:
513 case MMC_VDD_30_31:
514 pwr = SDHCI_POWER_300;
515 break;
516 case MMC_VDD_32_33:
517 case MMC_VDD_33_34:
518 pwr = SDHCI_POWER_330;
519 break;
520 }
521 }
522
523 if (pwr == 0) {
524 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
525 return;
526 }
527
528 pwr |= SDHCI_POWER_ON;
529
530 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
531}
532
Faiz Abbas2eddc002019-06-11 00:43:40 +0530533void sdhci_set_uhs_timing(struct sdhci_host *host)
534{
535 struct mmc *mmc = (struct mmc *)host->mmc;
536 u32 reg;
537
538 reg = sdhci_readw(host, SDHCI_HOST_CONTROL2);
539 reg &= ~SDHCI_CTRL_UHS_MASK;
540
541 switch (mmc->selected_mode) {
542 case UHS_SDR50:
543 case MMC_HS_52:
544 reg |= SDHCI_CTRL_UHS_SDR50;
545 break;
546 case UHS_DDR50:
547 case MMC_DDR_52:
548 reg |= SDHCI_CTRL_UHS_DDR50;
549 break;
550 case UHS_SDR104:
551 case MMC_HS_200:
552 reg |= SDHCI_CTRL_UHS_SDR104;
553 break;
554 default:
555 reg |= SDHCI_CTRL_UHS_SDR12;
556 }
557
558 sdhci_writew(host, reg, SDHCI_HOST_CONTROL2);
559}
560
Simon Glasseba48f92017-07-29 11:35:31 -0600561#ifdef CONFIG_DM_MMC
Simon Glassb97f0fa2016-06-12 23:30:28 -0600562static int sdhci_set_ios(struct udevice *dev)
563{
564 struct mmc *mmc = mmc_get_mmc_dev(dev);
565#else
Jaehoon Chungb6cd1d32016-12-30 15:30:16 +0900566static int sdhci_set_ios(struct mmc *mmc)
Lei Wen142c8f92011-06-28 21:50:06 +0000567{
Simon Glassb97f0fa2016-06-12 23:30:28 -0600568#endif
Lei Wen142c8f92011-06-28 21:50:06 +0000569 u32 ctrl;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200570 struct sdhci_host *host = mmc->priv;
Lei Wen142c8f92011-06-28 21:50:06 +0000571
Masahiro Yamadaeeb91ad2017-01-13 11:51:51 +0900572 if (host->ops && host->ops->set_control_reg)
Jaehoon Chung46d3c032016-12-30 15:30:18 +0900573 host->ops->set_control_reg(host);
Jaehoon Chung53889ed2012-04-23 02:36:26 +0000574
Lei Wen142c8f92011-06-28 21:50:06 +0000575 if (mmc->clock != host->clock)
576 sdhci_set_clock(mmc, mmc->clock);
577
Siva Durga Prasad Paladugu9fccd8a2018-04-19 12:37:04 +0530578 if (mmc->clk_disable)
579 sdhci_set_clock(mmc, 0);
580
Lei Wen142c8f92011-06-28 21:50:06 +0000581 /* Set bus width */
582 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
583 if (mmc->bus_width == 8) {
584 ctrl &= ~SDHCI_CTRL_4BITBUS;
Jaehoon Chung46e627c2013-07-19 17:44:49 +0900585 if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) ||
586 (host->quirks & SDHCI_QUIRK_USE_WIDE8))
Lei Wen142c8f92011-06-28 21:50:06 +0000587 ctrl |= SDHCI_CTRL_8BITBUS;
588 } else {
Matt Reimer9651f592015-02-19 11:22:53 -0700589 if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) ||
590 (host->quirks & SDHCI_QUIRK_USE_WIDE8))
Lei Wen142c8f92011-06-28 21:50:06 +0000591 ctrl &= ~SDHCI_CTRL_8BITBUS;
592 if (mmc->bus_width == 4)
593 ctrl |= SDHCI_CTRL_4BITBUS;
594 else
595 ctrl &= ~SDHCI_CTRL_4BITBUS;
596 }
597
598 if (mmc->clock > 26000000)
599 ctrl |= SDHCI_CTRL_HISPD;
600 else
601 ctrl &= ~SDHCI_CTRL_HISPD;
602
Hannes Schmelzer576a0182018-03-07 08:00:56 +0100603 if ((host->quirks & SDHCI_QUIRK_NO_HISPD_BIT) ||
604 (host->quirks & SDHCI_QUIRK_BROKEN_HISPD_MODE))
Jaehoon Chung53889ed2012-04-23 02:36:26 +0000605 ctrl &= ~SDHCI_CTRL_HISPD;
606
Lei Wen142c8f92011-06-28 21:50:06 +0000607 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Jaehoon Chungb6cd1d32016-12-30 15:30:16 +0900608
Stefan Roesea3554ef2016-12-12 08:24:56 +0100609 /* If available, call the driver specific "post" set_ios() function */
610 if (host->ops && host->ops->set_ios_post)
Faiz Abbas375acf82019-06-11 00:43:37 +0530611 return host->ops->set_ios_post(host);
Stefan Roesea3554ef2016-12-12 08:24:56 +0100612
Simon Glassb97f0fa2016-06-12 23:30:28 -0600613 return 0;
Lei Wen142c8f92011-06-28 21:50:06 +0000614}
615
Jeroen Hofsteeee54c7b2014-10-08 22:57:43 +0200616static int sdhci_init(struct mmc *mmc)
Lei Wen142c8f92011-06-28 21:50:06 +0000617{
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200618 struct sdhci_host *host = mmc->priv;
T Karthik Reddy3863f7e2019-06-25 13:39:03 +0200619#if CONFIG_IS_ENABLED(DM_MMC) && CONFIG_IS_ENABLED(DM_GPIO)
620 struct udevice *dev = mmc->dev;
621
Baruch Siach6b907192019-07-22 19:14:06 +0300622 gpio_request_by_name(dev, "cd-gpios", 0,
T Karthik Reddy3863f7e2019-06-25 13:39:03 +0200623 &host->cd_gpio, GPIOD_IS_IN);
624#endif
Lei Wen142c8f92011-06-28 21:50:06 +0000625
Masahiro Yamadaea04d902016-08-25 16:07:34 +0900626 sdhci_reset(host, SDHCI_RESET_ALL);
627
Masahiro Yamadac3a17af2020-02-14 16:40:21 +0900628#if defined(CONFIG_FIXED_SDHCI_ALIGNED_BUFFER)
629 host->align_buffer = (void *)CONFIG_FIXED_SDHCI_ALIGNED_BUFFER;
630#else
631 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) {
632 host->align_buffer = memalign(8, 512 * 1024);
633 if (!host->align_buffer) {
Darwin Rambo43558132013-12-19 15:13:25 -0800634 printf("%s: Aligned buffer alloc failed!!!\n",
635 __func__);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +0900636 return -ENOMEM;
Lei Wen142c8f92011-06-28 21:50:06 +0000637 }
638 }
Masahiro Yamadac3a17af2020-02-14 16:40:21 +0900639#endif
Lei Wen142c8f92011-06-28 21:50:06 +0000640
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200641 sdhci_set_power(host, fls(mmc->cfg->voltages) - 1);
Joe Hershberger456f34a2012-08-17 10:18:55 +0000642
Masahiro Yamadaeeb91ad2017-01-13 11:51:51 +0900643 if (host->ops && host->ops->get_cd)
Jaehoon Chung730a5952016-12-30 15:30:15 +0900644 host->ops->get_cd(host);
Joe Hershberger456f34a2012-08-17 10:18:55 +0000645
Łukasz Majewskid56a52a2013-01-11 05:08:54 +0000646 /* Enable only interrupts served by the SD controller */
Darwin Rambo43558132013-12-19 15:13:25 -0800647 sdhci_writel(host, SDHCI_INT_DATA_MASK | SDHCI_INT_CMD_MASK,
648 SDHCI_INT_ENABLE);
Łukasz Majewskid56a52a2013-01-11 05:08:54 +0000649 /* Mask all sdhci interrupt sources */
650 sdhci_writel(host, 0x0, SDHCI_SIGNAL_ENABLE);
Lei Wen142c8f92011-06-28 21:50:06 +0000651
Lei Wen142c8f92011-06-28 21:50:06 +0000652 return 0;
653}
654
Simon Glasseba48f92017-07-29 11:35:31 -0600655#ifdef CONFIG_DM_MMC
Simon Glassb97f0fa2016-06-12 23:30:28 -0600656int sdhci_probe(struct udevice *dev)
657{
658 struct mmc *mmc = mmc_get_mmc_dev(dev);
659
660 return sdhci_init(mmc);
661}
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200662
Baruch Siach4c280a92019-11-03 12:00:27 +0200663static int sdhci_get_cd(struct udevice *dev)
T Karthik Reddyc8a0ec02019-06-25 13:39:04 +0200664{
665 struct mmc *mmc = mmc_get_mmc_dev(dev);
666 struct sdhci_host *host = mmc->priv;
667 int value;
668
669 /* If nonremovable, assume that the card is always present. */
670 if (mmc->cfg->host_caps & MMC_CAP_NONREMOVABLE)
671 return 1;
672 /* If polling, assume that the card is always present. */
673 if (mmc->cfg->host_caps & MMC_CAP_NEEDS_POLL)
674 return 1;
675
676#if CONFIG_IS_ENABLED(DM_GPIO)
677 value = dm_gpio_get_value(&host->cd_gpio);
678 if (value >= 0) {
679 if (mmc->cfg->host_caps & MMC_CAP_CD_ACTIVE_HIGH)
680 return !value;
681 else
682 return value;
683 }
684#endif
685 value = !!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
686 SDHCI_CARD_PRESENT);
687 if (mmc->cfg->host_caps & MMC_CAP_CD_ACTIVE_HIGH)
688 return !value;
689 else
690 return value;
691}
692
Simon Glassb97f0fa2016-06-12 23:30:28 -0600693const struct dm_mmc_ops sdhci_ops = {
694 .send_cmd = sdhci_send_command,
695 .set_ios = sdhci_set_ios,
T Karthik Reddyc8a0ec02019-06-25 13:39:04 +0200696 .get_cd = sdhci_get_cd,
Siva Durga Prasad Paladugu1f67b492018-04-19 12:37:07 +0530697#ifdef MMC_SUPPORTS_TUNING
698 .execute_tuning = sdhci_execute_tuning,
699#endif
Simon Glassb97f0fa2016-06-12 23:30:28 -0600700};
701#else
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200702static const struct mmc_ops sdhci_ops = {
703 .send_cmd = sdhci_send_command,
704 .set_ios = sdhci_set_ios,
705 .init = sdhci_init,
706};
Simon Glassb97f0fa2016-06-12 23:30:28 -0600707#endif
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200708
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900709int sdhci_setup_cfg(struct mmc_config *cfg, struct sdhci_host *host,
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100710 u32 f_max, u32 f_min)
Lei Wen142c8f92011-06-28 21:50:06 +0000711{
Siva Durga Prasad Paladuguc0290b42018-04-19 12:37:08 +0530712 u32 caps, caps_1 = 0;
Faiz Abbasf08f9d72019-06-11 00:43:34 +0530713#if CONFIG_IS_ENABLED(DM_MMC)
T Karthik Reddy2a1b6632019-09-02 16:34:31 +0200714 u64 dt_caps, dt_caps_mask;
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900715
T Karthik Reddy2a1b6632019-09-02 16:34:31 +0200716 dt_caps_mask = dev_read_u64_default(host->mmc->dev,
717 "sdhci-caps-mask", 0);
718 dt_caps = dev_read_u64_default(host->mmc->dev,
719 "sdhci-caps", 0);
720 caps = ~(u32)dt_caps_mask &
721 sdhci_readl(host, SDHCI_CAPABILITIES);
722 caps |= (u32)dt_caps;
Faiz Abbasf08f9d72019-06-11 00:43:34 +0530723#else
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900724 caps = sdhci_readl(host, SDHCI_CAPABILITIES);
Faiz Abbasf08f9d72019-06-11 00:43:34 +0530725#endif
T Karthik Reddy2a1b6632019-09-02 16:34:31 +0200726 debug("%s, caps: 0x%x\n", __func__, caps);
Masahiro Yamada27bfb712016-08-25 16:07:37 +0900727
Masahiro Yamada124f6ce2016-12-07 22:10:29 +0900728#ifdef CONFIG_MMC_SDHCI_SDMA
Masahiro Yamada27bfb712016-08-25 16:07:37 +0900729 if (!(caps & SDHCI_CAN_DO_SDMA)) {
730 printf("%s: Your controller doesn't support SDMA!!\n",
731 __func__);
732 return -EINVAL;
733 }
Faiz Abbas87102502019-04-16 23:06:57 +0530734
735 host->flags |= USE_SDMA;
Masahiro Yamada27bfb712016-08-25 16:07:37 +0900736#endif
Faiz Abbas4c082a62019-04-16 23:06:58 +0530737#if CONFIG_IS_ENABLED(MMC_SDHCI_ADMA)
738 if (!(caps & SDHCI_CAN_DO_ADMA2)) {
739 printf("%s: Your controller doesn't support SDMA!!\n",
740 __func__);
741 return -EINVAL;
742 }
743 host->adma_desc_table = (struct sdhci_adma_desc *)
744 memalign(ARCH_DMA_MINALIGN, ADMA_TABLE_SZ);
745
746 host->adma_addr = (dma_addr_t)host->adma_desc_table;
747#ifdef CONFIG_DMA_ADDR_T_64BIT
748 host->flags |= USE_ADMA64;
749#else
750 host->flags |= USE_ADMA;
751#endif
752#endif
Jaehoon Chung6c5b3592016-09-26 08:10:01 +0900753 if (host->quirks & SDHCI_QUIRK_REG32_RW)
754 host->version =
755 sdhci_readl(host, SDHCI_HOST_VERSION - 2) >> 16;
756 else
757 host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900758
759 cfg->name = host->name;
Simon Glasseba48f92017-07-29 11:35:31 -0600760#ifndef CONFIG_DM_MMC
Simon Glassb0842072016-06-12 23:30:27 -0600761 cfg->ops = &sdhci_ops;
Lei Wen142c8f92011-06-28 21:50:06 +0000762#endif
Wenyou Yangab877fe2017-04-26 09:32:30 +0800763
764 /* Check whether the clock multiplier is supported or not */
765 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
Faiz Abbasf08f9d72019-06-11 00:43:34 +0530766#if CONFIG_IS_ENABLED(DM_MMC)
T Karthik Reddy2a1b6632019-09-02 16:34:31 +0200767 caps_1 = ~(u32)(dt_caps_mask >> 32) &
768 sdhci_readl(host, SDHCI_CAPABILITIES_1);
769 caps_1 |= (u32)(dt_caps >> 32);
Faiz Abbasf08f9d72019-06-11 00:43:34 +0530770#else
Wenyou Yangab877fe2017-04-26 09:32:30 +0800771 caps_1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
Faiz Abbasf08f9d72019-06-11 00:43:34 +0530772#endif
T Karthik Reddy2a1b6632019-09-02 16:34:31 +0200773 debug("%s, caps_1: 0x%x\n", __func__, caps_1);
Wenyou Yangab877fe2017-04-26 09:32:30 +0800774 host->clk_mul = (caps_1 & SDHCI_CLOCK_MUL_MASK) >>
775 SDHCI_CLOCK_MUL_SHIFT;
776 }
777
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100778 if (host->max_clk == 0) {
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900779 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300)
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100780 host->max_clk = (caps & SDHCI_CLOCK_V3_BASE_MASK) >>
Simon Glassb0842072016-06-12 23:30:27 -0600781 SDHCI_CLOCK_BASE_SHIFT;
Lei Wen142c8f92011-06-28 21:50:06 +0000782 else
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100783 host->max_clk = (caps & SDHCI_CLOCK_BASE_MASK) >>
Simon Glassb0842072016-06-12 23:30:27 -0600784 SDHCI_CLOCK_BASE_SHIFT;
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100785 host->max_clk *= 1000000;
Wenyou Yangab877fe2017-04-26 09:32:30 +0800786 if (host->clk_mul)
787 host->max_clk *= host->clk_mul;
Lei Wen142c8f92011-06-28 21:50:06 +0000788 }
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100789 if (host->max_clk == 0) {
Masahiro Yamadada957dd2016-08-25 16:07:35 +0900790 printf("%s: Hardware doesn't specify base clock frequency\n",
791 __func__);
Simon Glassb0842072016-06-12 23:30:27 -0600792 return -EINVAL;
Masahiro Yamadada957dd2016-08-25 16:07:35 +0900793 }
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100794 if (f_max && (f_max < host->max_clk))
795 cfg->f_max = f_max;
796 else
797 cfg->f_max = host->max_clk;
798 if (f_min)
799 cfg->f_min = f_min;
Lei Wen142c8f92011-06-28 21:50:06 +0000800 else {
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900801 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300)
Simon Glassb0842072016-06-12 23:30:27 -0600802 cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_300;
Lei Wen142c8f92011-06-28 21:50:06 +0000803 else
Simon Glassb0842072016-06-12 23:30:27 -0600804 cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_200;
Lei Wen142c8f92011-06-28 21:50:06 +0000805 }
Simon Glassb0842072016-06-12 23:30:27 -0600806 cfg->voltages = 0;
Lei Wen142c8f92011-06-28 21:50:06 +0000807 if (caps & SDHCI_CAN_VDD_330)
Simon Glassb0842072016-06-12 23:30:27 -0600808 cfg->voltages |= MMC_VDD_32_33 | MMC_VDD_33_34;
Lei Wen142c8f92011-06-28 21:50:06 +0000809 if (caps & SDHCI_CAN_VDD_300)
Simon Glassb0842072016-06-12 23:30:27 -0600810 cfg->voltages |= MMC_VDD_29_30 | MMC_VDD_30_31;
Lei Wen142c8f92011-06-28 21:50:06 +0000811 if (caps & SDHCI_CAN_VDD_180)
Simon Glassb0842072016-06-12 23:30:27 -0600812 cfg->voltages |= MMC_VDD_165_195;
Jaehoon Chung53889ed2012-04-23 02:36:26 +0000813
Masahiro Yamada4b338772016-08-25 16:07:36 +0900814 if (host->quirks & SDHCI_QUIRK_BROKEN_VOLTAGE)
815 cfg->voltages |= host->voltages;
816
Masahiro Yamadaea5b7c02017-12-30 02:00:08 +0900817 cfg->host_caps |= MMC_MODE_HS | MMC_MODE_HS_52MHz | MMC_MODE_4BIT;
Jaehoon Chungbc00a542016-12-30 15:30:21 +0900818
819 /* Since Host Controller Version3.0 */
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900820 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
Jaehoon Chung665152e2016-12-30 15:30:11 +0900821 if (!(caps & SDHCI_CAN_DO_8BIT))
822 cfg->host_caps &= ~MMC_MODE_8BIT;
Jagannadha Sutradharudu Teki08706be2013-05-21 15:01:36 +0530823 }
Siva Durga Prasad Paladugub0fbb492016-01-12 15:12:15 +0530824
Hannes Schmelzer576a0182018-03-07 08:00:56 +0100825 if (host->quirks & SDHCI_QUIRK_BROKEN_HISPD_MODE) {
826 cfg->host_caps &= ~MMC_MODE_HS;
827 cfg->host_caps &= ~MMC_MODE_HS_52MHz;
828 }
829
Siva Durga Prasad Paladuguc0290b42018-04-19 12:37:08 +0530830 if (!(cfg->voltages & MMC_VDD_165_195) ||
831 (host->quirks & SDHCI_QUIRK_NO_1_8_V))
832 caps_1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
833 SDHCI_SUPPORT_DDR50);
834
835 if (caps_1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
836 SDHCI_SUPPORT_DDR50))
837 cfg->host_caps |= MMC_CAP(UHS_SDR12) | MMC_CAP(UHS_SDR25);
838
839 if (caps_1 & SDHCI_SUPPORT_SDR104) {
840 cfg->host_caps |= MMC_CAP(UHS_SDR104) | MMC_CAP(UHS_SDR50);
841 /*
842 * SD3.0: SDR104 is supported so (for eMMC) the caps2
843 * field can be promoted to support HS200.
844 */
845 cfg->host_caps |= MMC_CAP(MMC_HS_200);
846 } else if (caps_1 & SDHCI_SUPPORT_SDR50) {
847 cfg->host_caps |= MMC_CAP(UHS_SDR50);
848 }
849
850 if (caps_1 & SDHCI_SUPPORT_DDR50)
851 cfg->host_caps |= MMC_CAP(UHS_DDR50);
852
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900853 if (host->host_caps)
854 cfg->host_caps |= host->host_caps;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200855
Simon Glassb0842072016-06-12 23:30:27 -0600856 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
857
858 return 0;
859}
860
Simon Glassb97f0fa2016-06-12 23:30:28 -0600861#ifdef CONFIG_BLK
862int sdhci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg)
863{
864 return mmc_bind(dev, mmc, cfg);
865}
866#else
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100867int add_sdhci(struct sdhci_host *host, u32 f_max, u32 f_min)
Simon Glassb0842072016-06-12 23:30:27 -0600868{
Masahiro Yamadada957dd2016-08-25 16:07:35 +0900869 int ret;
870
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100871 ret = sdhci_setup_cfg(&host->cfg, host, f_max, f_min);
Masahiro Yamadada957dd2016-08-25 16:07:35 +0900872 if (ret)
873 return ret;
Simon Glassb0842072016-06-12 23:30:27 -0600874
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200875 host->mmc = mmc_create(&host->cfg, host);
876 if (host->mmc == NULL) {
877 printf("%s: mmc create fail!\n", __func__);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +0900878 return -ENOMEM;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200879 }
Lei Wen142c8f92011-06-28 21:50:06 +0000880
881 return 0;
882}
Simon Glassb97f0fa2016-06-12 23:30:28 -0600883#endif