Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 2 | /* |
Yangbo Lu | bb32e68 | 2021-06-03 10:51:19 +0800 | [diff] [blame] | 3 | * Copyright 2017, 2019-2021 NXP |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 4 | * Copyright 2015 Freescale Semiconductor |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #ifndef __LS2_RDB_H |
| 8 | #define __LS2_RDB_H |
| 9 | |
Prabhakar Kushwaha | 122bcfd | 2015-11-09 16:42:07 +0530 | [diff] [blame] | 10 | #include "ls2080a_common.h" |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 11 | |
Rai Harninder | 6aa1f3b | 2016-03-23 17:04:38 +0530 | [diff] [blame] | 12 | #define I2C_MUX_CH_VOL_MONITOR 0xa |
| 13 | #define I2C_VOL_MONITOR_ADDR 0x38 |
Rai Harninder | 6aa1f3b | 2016-03-23 17:04:38 +0530 | [diff] [blame] | 14 | |
Rai Harninder | 6aa1f3b | 2016-03-23 17:04:38 +0530 | [diff] [blame] | 15 | /* step the IR regulator in 5mV increments */ |
| 16 | #define IR_VDD_STEP_DOWN 5 |
| 17 | #define IR_VDD_STEP_UP 5 |
| 18 | /* The lowest and highest voltage allowed for LS2080ARDB */ |
| 19 | #define VDD_MV_MIN 819 |
| 20 | #define VDD_MV_MAX 1212 |
| 21 | |
Tom Rini | 8c70baa | 2021-12-14 13:36:40 -0500 | [diff] [blame] | 22 | #define COUNTER_FREQUENCY_REAL (get_board_sys_clk()/4) |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 23 | |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 24 | #define CONFIG_MEM_INIT_VALUE 0xdeadbeef |
| 25 | #define SPD_EEPROM_ADDRESS1 0x51 |
| 26 | #define SPD_EEPROM_ADDRESS2 0x52 |
York Sun | ac192a9 | 2015-05-28 14:54:09 +0530 | [diff] [blame] | 27 | #define SPD_EEPROM_ADDRESS3 0x53 |
| 28 | #define SPD_EEPROM_ADDRESS4 0x54 |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 29 | #define SPD_EEPROM_ADDRESS5 0x55 |
| 30 | #define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */ |
| 31 | #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 32 | |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 33 | #if !defined(CONFIG_FSL_QSPI) || defined(CONFIG_TFABOOT) |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 34 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 35 | #define CFG_SYS_NOR0_CSPR_EXT (0x0) |
Tom Rini | 7b577ba | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 36 | #define CFG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) |
| 37 | #define CFG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024) |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 38 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 39 | #define CFG_SYS_NOR0_CSPR \ |
| 40 | (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS) | \ |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 41 | CSPR_PORT_SIZE_16 | \ |
| 42 | CSPR_MSEL_NOR | \ |
| 43 | CSPR_V) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 44 | #define CFG_SYS_NOR0_CSPR_EARLY \ |
| 45 | (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS_EARLY) | \ |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 46 | CSPR_PORT_SIZE_16 | \ |
| 47 | CSPR_MSEL_NOR | \ |
| 48 | CSPR_V) |
Tom Rini | 7b577ba | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 49 | #define CFG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12) |
| 50 | #define CFG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 51 | FTIM0_NOR_TEADC(0x5) | \ |
| 52 | FTIM0_NOR_TEAHC(0x5)) |
Tom Rini | 7b577ba | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 53 | #define CFG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 54 | FTIM1_NOR_TRAD_NOR(0x1a) |\ |
| 55 | FTIM1_NOR_TSEQRAD_NOR(0x13)) |
Tom Rini | 7b577ba | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 56 | #define CFG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 57 | FTIM2_NOR_TCH(0x4) | \ |
| 58 | FTIM2_NOR_TWPH(0x0E) | \ |
| 59 | FTIM2_NOR_TWP(0x1c)) |
Tom Rini | 7b577ba | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 60 | #define CFG_SYS_NOR_FTIM3 0x04000000 |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 61 | #define CFG_SYS_IFC_CCR 0x01000000 |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 62 | |
Masahiro Yamada | 8cea9b5 | 2017-02-11 22:43:54 +0900 | [diff] [blame] | 63 | #ifdef CONFIG_MTD_NOR_FLASH |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 64 | #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ |
| 65 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 66 | #define CFG_SYS_FLASH_BANKS_LIST { CFG_SYS_FLASH_BASE,\ |
| 67 | CFG_SYS_FLASH_BASE + 0x40000000} |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 68 | #endif |
| 69 | |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 70 | #define CFG_SYS_NAND_CSPR_EXT (0x0) |
| 71 | #define CFG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \ |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 72 | | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ |
| 73 | | CSPR_MSEL_NAND /* MSEL = NAND */ \ |
| 74 | | CSPR_V) |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 75 | #define CFG_SYS_NAND_AMASK IFC_AMASK(64 * 1024) |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 76 | |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 77 | #define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 78 | | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ |
| 79 | | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ |
| 80 | | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \ |
| 81 | | CSOR_NAND_PGS_4K /* Page Size = 4K */ \ |
| 82 | | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \ |
| 83 | | CSOR_NAND_PB(128)) /* Pages Per Block 128*/ |
| 84 | |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 85 | /* ONFI NAND Flash mode0 Timing Params */ |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 86 | #define CFG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x0e) | \ |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 87 | FTIM0_NAND_TWP(0x30) | \ |
| 88 | FTIM0_NAND_TWCHT(0x0e) | \ |
| 89 | FTIM0_NAND_TWH(0x14)) |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 90 | #define CFG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x64) | \ |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 91 | FTIM1_NAND_TWBE(0xab) | \ |
| 92 | FTIM1_NAND_TRR(0x1c) | \ |
| 93 | FTIM1_NAND_TRP(0x30)) |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 94 | #define CFG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x1e) | \ |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 95 | FTIM2_NAND_TREH(0x14) | \ |
| 96 | FTIM2_NAND_TWHRE(0x3c)) |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 97 | #define CFG_SYS_NAND_FTIM3 0x0 |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 98 | |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 99 | #define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE } |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 100 | #define CONFIG_MTD_NAND_VERIFY_WRITE |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 101 | |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 102 | #define QIXIS_LBMAP_SWITCH 0x06 |
| 103 | #define QIXIS_LBMAP_MASK 0x0f |
| 104 | #define QIXIS_LBMAP_SHIFT 0 |
| 105 | #define QIXIS_LBMAP_DFLTBANK 0x00 |
| 106 | #define QIXIS_LBMAP_ALTBANK 0x04 |
Scott Wood | 212b8d8 | 2015-03-24 13:25:03 -0700 | [diff] [blame] | 107 | #define QIXIS_LBMAP_NAND 0x09 |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 108 | #define QIXIS_RST_CTL_RESET 0x31 |
| 109 | #define QIXIS_RST_CTL_RESET_EN 0x30 |
| 110 | #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 |
| 111 | #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 |
| 112 | #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 |
Scott Wood | 212b8d8 | 2015-03-24 13:25:03 -0700 | [diff] [blame] | 113 | #define QIXIS_RCW_SRC_NAND 0x119 |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 114 | #define QIXIS_RST_FORCE_MEM 0x01 |
| 115 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 116 | #define CFG_SYS_CSPR3_EXT (0x0) |
| 117 | #define CFG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \ |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 118 | | CSPR_PORT_SIZE_8 \ |
| 119 | | CSPR_MSEL_GPCM \ |
| 120 | | CSPR_V) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 121 | #define CFG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \ |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 122 | | CSPR_PORT_SIZE_8 \ |
| 123 | | CSPR_MSEL_GPCM \ |
| 124 | | CSPR_V) |
| 125 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 126 | #define CFG_SYS_AMASK3 IFC_AMASK(64*1024) |
| 127 | #define CFG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12) |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 128 | /* QIXIS Timing parameters for IFC CS3 */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 129 | #define CFG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 130 | FTIM0_GPCM_TEADC(0x0e) | \ |
| 131 | FTIM0_GPCM_TEAHC(0x0e)) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 132 | #define CFG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \ |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 133 | FTIM1_GPCM_TRAD(0x3f)) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 134 | #define CFG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \ |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 135 | FTIM2_GPCM_TCH(0xf) | \ |
| 136 | FTIM2_GPCM_TWP(0x3E)) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 137 | #define CFG_SYS_CS3_FTIM3 0x0 |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 138 | |
Miquel Raynal | d093536 | 2019-10-03 19:50:03 +0200 | [diff] [blame] | 139 | #if defined(CONFIG_SPL) && defined(CONFIG_MTD_RAW_NAND) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 140 | #define CFG_SYS_CSPR2_EXT CFG_SYS_NOR0_CSPR_EXT |
| 141 | #define CFG_SYS_CSPR2 CFG_SYS_NOR0_CSPR_EARLY |
| 142 | #define CFG_SYS_CSPR2_FINAL CFG_SYS_NOR0_CSPR |
| 143 | #define CFG_SYS_AMASK2 CFG_SYS_NOR_AMASK |
| 144 | #define CFG_SYS_CSOR2 CFG_SYS_NOR_CSOR |
| 145 | #define CFG_SYS_CS2_FTIM0 CFG_SYS_NOR_FTIM0 |
| 146 | #define CFG_SYS_CS2_FTIM1 CFG_SYS_NOR_FTIM1 |
| 147 | #define CFG_SYS_CS2_FTIM2 CFG_SYS_NOR_FTIM2 |
| 148 | #define CFG_SYS_CS2_FTIM3 CFG_SYS_NOR_FTIM3 |
| 149 | #define CFG_SYS_CSPR0_EXT CFG_SYS_NAND_CSPR_EXT |
| 150 | #define CFG_SYS_CSPR0 CFG_SYS_NAND_CSPR |
| 151 | #define CFG_SYS_AMASK0 CFG_SYS_NAND_AMASK |
| 152 | #define CFG_SYS_CSOR0 CFG_SYS_NAND_CSOR |
| 153 | #define CFG_SYS_CS0_FTIM0 CFG_SYS_NAND_FTIM0 |
| 154 | #define CFG_SYS_CS0_FTIM1 CFG_SYS_NAND_FTIM1 |
| 155 | #define CFG_SYS_CS0_FTIM2 CFG_SYS_NAND_FTIM2 |
| 156 | #define CFG_SYS_CS0_FTIM3 CFG_SYS_NAND_FTIM3 |
Scott Wood | 212b8d8 | 2015-03-24 13:25:03 -0700 | [diff] [blame] | 157 | |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 158 | #define CFG_SYS_NAND_U_BOOT_SIZE (512 * 1024) |
Scott Wood | 212b8d8 | 2015-03-24 13:25:03 -0700 | [diff] [blame] | 159 | #else |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 160 | #define CFG_SYS_CSPR0_EXT CFG_SYS_NOR0_CSPR_EXT |
| 161 | #define CFG_SYS_CSPR0 CFG_SYS_NOR0_CSPR_EARLY |
| 162 | #define CFG_SYS_CSPR0_FINAL CFG_SYS_NOR0_CSPR |
| 163 | #define CFG_SYS_AMASK0 CFG_SYS_NOR_AMASK |
| 164 | #define CFG_SYS_CSOR0 CFG_SYS_NOR_CSOR |
| 165 | #define CFG_SYS_CS0_FTIM0 CFG_SYS_NOR_FTIM0 |
| 166 | #define CFG_SYS_CS0_FTIM1 CFG_SYS_NOR_FTIM1 |
| 167 | #define CFG_SYS_CS0_FTIM2 CFG_SYS_NOR_FTIM2 |
| 168 | #define CFG_SYS_CS0_FTIM3 CFG_SYS_NOR_FTIM3 |
| 169 | #define CFG_SYS_CSPR2_EXT CFG_SYS_NAND_CSPR_EXT |
| 170 | #define CFG_SYS_CSPR2 CFG_SYS_NAND_CSPR |
| 171 | #define CFG_SYS_AMASK2 CFG_SYS_NAND_AMASK |
| 172 | #define CFG_SYS_CSOR2 CFG_SYS_NAND_CSOR |
| 173 | #define CFG_SYS_CS2_FTIM0 CFG_SYS_NAND_FTIM0 |
| 174 | #define CFG_SYS_CS2_FTIM1 CFG_SYS_NAND_FTIM1 |
| 175 | #define CFG_SYS_CS2_FTIM2 CFG_SYS_NAND_FTIM2 |
| 176 | #define CFG_SYS_CS2_FTIM3 CFG_SYS_NAND_FTIM3 |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 177 | #endif |
Priyanka Jain | 7d05b99 | 2017-04-28 10:41:35 +0530 | [diff] [blame] | 178 | #endif |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 179 | #define CFG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000 |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 180 | |
Priyanka Jain | 75cd67f | 2017-04-27 15:08:07 +0530 | [diff] [blame] | 181 | #ifdef CONFIG_TARGET_LS2081ARDB |
Priyanka Jain | 75cd67f | 2017-04-27 15:08:07 +0530 | [diff] [blame] | 182 | #define QIXIS_QMAP_MASK 0x07 |
| 183 | #define QIXIS_QMAP_SHIFT 5 |
| 184 | #define QIXIS_LBMAP_DFLTBANK 0x00 |
| 185 | #define QIXIS_LBMAP_QSPI 0x00 |
| 186 | #define QIXIS_RCW_SRC_QSPI 0x62 |
| 187 | #define QIXIS_LBMAP_ALTBANK 0x20 |
| 188 | #define QIXIS_RST_CTL_RESET 0x31 |
| 189 | #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 |
| 190 | #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 |
| 191 | #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 |
| 192 | #define QIXIS_LBMAP_MASK 0x0f |
| 193 | #define QIXIS_RST_CTL_RESET_EN 0x30 |
| 194 | #endif |
| 195 | |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 196 | /* |
| 197 | * I2C |
| 198 | */ |
Priyanka Jain | 75cd67f | 2017-04-27 15:08:07 +0530 | [diff] [blame] | 199 | #ifdef CONFIG_TARGET_LS2081ARDB |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 200 | #define CFG_SYS_I2C_FPGA_ADDR 0x66 |
Priyanka Jain | 75cd67f | 2017-04-27 15:08:07 +0530 | [diff] [blame] | 201 | #endif |
Prabhakar Kushwaha | d561e2d | 2015-05-28 14:54:01 +0530 | [diff] [blame] | 202 | #define I2C_MUX_PCA_ADDR 0x75 |
| 203 | #define I2C_MUX_PCA_ADDR_PRI 0x75 /* Primary Mux*/ |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 204 | |
| 205 | /* I2C bus multiplexer */ |
| 206 | #define I2C_MUX_CH_DEFAULT 0x8 |
| 207 | |
Haikun Wang | 7e3180d | 2015-07-03 16:51:35 +0800 | [diff] [blame] | 208 | /* SPI */ |
Haikun Wang | 7e3180d | 2015-07-03 16:51:35 +0800 | [diff] [blame] | 209 | |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 210 | /* |
| 211 | * RTC configuration |
| 212 | */ |
| 213 | #define RTC |
Priyanka Jain | 75cd67f | 2017-04-27 15:08:07 +0530 | [diff] [blame] | 214 | #ifdef CONFIG_TARGET_LS2081ARDB |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 215 | #define CFG_SYS_I2C_RTC_ADDR 0x51 |
Priyanka Jain | 75cd67f | 2017-04-27 15:08:07 +0530 | [diff] [blame] | 216 | #else |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 217 | #define CONFIG_RTC_DS3231 1 |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 218 | #define CFG_SYS_I2C_RTC_ADDR 0x68 |
Priyanka Jain | 75cd67f | 2017-04-27 15:08:07 +0530 | [diff] [blame] | 219 | #endif |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 220 | |
Alexander Graf | 39e4f24 | 2016-11-17 01:03:02 +0100 | [diff] [blame] | 221 | #define BOOT_TARGET_DEVICES(func) \ |
| 222 | func(USB, usb, 0) \ |
| 223 | func(MMC, mmc, 0) \ |
Mian Yousaf Kaukab | cedf23f | 2019-01-29 16:38:34 +0100 | [diff] [blame] | 224 | func(SCSI, scsi, 0) \ |
| 225 | func(DHCP, dhcp, na) |
Alexander Graf | 39e4f24 | 2016-11-17 01:03:02 +0100 | [diff] [blame] | 226 | #include <config_distro_bootcmd.h> |
| 227 | |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 228 | #ifdef CONFIG_TFABOOT |
Kuldeep Singh | 73129d2 | 2020-02-07 22:09:09 +0530 | [diff] [blame] | 229 | #define QSPI_MC_INIT_CMD \ |
| 230 | "sf probe 0:0; " \ |
| 231 | "sf read 0x80640000 0x640000 0x80000; " \ |
| 232 | "env exists secureboot && " \ |
| 233 | "esbc_validate 0x80640000 && " \ |
| 234 | "esbc_validate 0x80680000; " \ |
Priyanka Jain | d0f94bb | 2021-07-19 15:07:49 +0530 | [diff] [blame] | 235 | "sf read 0x80a00000 0xa00000 0x200000; " \ |
Kuldeep Singh | 73129d2 | 2020-02-07 22:09:09 +0530 | [diff] [blame] | 236 | "sf read 0x80e00000 0xe00000 0x100000; " \ |
| 237 | "fsl_mc start mc 0x80a00000 0x80e00000 \0" |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 238 | #define SD_MC_INIT_CMD \ |
Priyanka Jain | d0f94bb | 2021-07-19 15:07:49 +0530 | [diff] [blame] | 239 | "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \ |
Wasim Khan | 01ae435 | 2019-06-10 10:17:29 +0000 | [diff] [blame] | 240 | "mmc read 0x80e00000 0x7000 0x800;" \ |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 241 | "env exists secureboot && " \ |
Priyanka Singh | 7cef8b6 | 2020-01-22 10:32:38 +0000 | [diff] [blame] | 242 | "mmc read 0x80640000 0x3200 0x20 && " \ |
| 243 | "mmc read 0x80680000 0x3400 0x20 && " \ |
| 244 | "esbc_validate 0x80640000 && " \ |
| 245 | "esbc_validate 0x80680000 ;" \ |
Wasim Khan | 01ae435 | 2019-06-10 10:17:29 +0000 | [diff] [blame] | 246 | "fsl_mc start mc 0x80a00000 0x80e00000\0" |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 247 | #define IFC_MC_INIT_CMD \ |
| 248 | "env exists secureboot && " \ |
Priyanka Singh | 7cef8b6 | 2020-01-22 10:32:38 +0000 | [diff] [blame] | 249 | "esbc_validate 0x580640000 && " \ |
| 250 | "esbc_validate 0x580680000; " \ |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 251 | "fsl_mc start mc 0x580a00000 0x580e00000 \0" |
| 252 | #else |
VINITHA PILLAI | 6c98ff8 | 2017-06-12 09:43:45 +0530 | [diff] [blame] | 253 | #ifdef CONFIG_QSPI_BOOT |
Kuldeep Singh | 73129d2 | 2020-02-07 22:09:09 +0530 | [diff] [blame] | 254 | #define MC_INIT_CMD \ |
| 255 | "mcinitcmd=sf probe 0:0; " \ |
| 256 | "sf read 0x80640000 0x640000 0x80000; " \ |
| 257 | "env exists secureboot && " \ |
| 258 | "esbc_validate 0x80640000 && " \ |
| 259 | "esbc_validate 0x80680000; " \ |
Priyanka Jain | d0f94bb | 2021-07-19 15:07:49 +0530 | [diff] [blame] | 260 | "sf read 0x80a00000 0xa00000 0x200000; " \ |
Kuldeep Singh | 73129d2 | 2020-02-07 22:09:09 +0530 | [diff] [blame] | 261 | "sf read 0x80e00000 0xe00000 0x100000; " \ |
| 262 | "fsl_mc start mc 0x80a00000 0x80e00000 \0" |
Shengzhou Liu | 184d7ca | 2017-11-09 17:57:58 +0800 | [diff] [blame] | 263 | #elif defined(CONFIG_SD_BOOT) |
| 264 | #define MC_INIT_CMD \ |
Priyanka Jain | d0f94bb | 2021-07-19 15:07:49 +0530 | [diff] [blame] | 265 | "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \ |
| 266 | "mmc read 0x80e00000 0x7000 0x800;" \ |
Shengzhou Liu | 184d7ca | 2017-11-09 17:57:58 +0800 | [diff] [blame] | 267 | "env exists secureboot && " \ |
Priyanka Singh | 7cef8b6 | 2020-01-22 10:32:38 +0000 | [diff] [blame] | 268 | "mmc read 0x80640000 0x3200 0x20 && " \ |
| 269 | "mmc read 0x80680000 0x3400 0x20 && " \ |
| 270 | "esbc_validate 0x80640000 && " \ |
| 271 | "esbc_validate 0x80680000 ;" \ |
Priyanka Jain | d0f94bb | 2021-07-19 15:07:49 +0530 | [diff] [blame] | 272 | "fsl_mc start mc 0x80a00000 0x80e00000\0" \ |
Shengzhou Liu | 184d7ca | 2017-11-09 17:57:58 +0800 | [diff] [blame] | 273 | "mcmemsize=0x70000000\0" |
VINITHA PILLAI | 6c98ff8 | 2017-06-12 09:43:45 +0530 | [diff] [blame] | 274 | #else |
| 275 | #define MC_INIT_CMD \ |
| 276 | "mcinitcmd=env exists secureboot && " \ |
Priyanka Singh | 7cef8b6 | 2020-01-22 10:32:38 +0000 | [diff] [blame] | 277 | "esbc_validate 0x580640000 && " \ |
| 278 | "esbc_validate 0x580680000; " \ |
VINITHA PILLAI | 6c98ff8 | 2017-06-12 09:43:45 +0530 | [diff] [blame] | 279 | "fsl_mc start mc 0x580a00000 0x580e00000 \0" |
| 280 | #endif |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 281 | #endif |
VINITHA PILLAI | 6c98ff8 | 2017-06-12 09:43:45 +0530 | [diff] [blame] | 282 | |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 283 | /* Initial environment variables */ |
| 284 | #undef CONFIG_EXTRA_ENV_SETTINGS |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 285 | #ifdef CONFIG_TFABOOT |
| 286 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 287 | "hwconfig=fsl_ddr:bank_intlv=auto\0" \ |
| 288 | "ramdisk_addr=0x800000\0" \ |
| 289 | "ramdisk_size=0x2000000\0" \ |
| 290 | "fdt_high=0xa0000000\0" \ |
| 291 | "initrd_high=0xffffffffffffffff\0" \ |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 292 | "kernel_addr=0x581000000\0" \ |
| 293 | "kernel_start=0x1000000\0" \ |
| 294 | "kernelheader_start=0x800000\0" \ |
| 295 | "scriptaddr=0x80000000\0" \ |
| 296 | "scripthdraddr=0x80080000\0" \ |
| 297 | "fdtheader_addr_r=0x80100000\0" \ |
| 298 | "kernelheader_addr_r=0x80200000\0" \ |
Priyanka Singh | 7cef8b6 | 2020-01-22 10:32:38 +0000 | [diff] [blame] | 299 | "kernelheader_addr=0x580600000\0" \ |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 300 | "kernel_addr_r=0x81000000\0" \ |
| 301 | "kernelheader_size=0x40000\0" \ |
| 302 | "fdt_addr_r=0x90000000\0" \ |
| 303 | "load_addr=0xa0000000\0" \ |
| 304 | "kernel_size=0x2800000\0" \ |
| 305 | "kernel_addr_sd=0x8000\0" \ |
| 306 | "kernel_size_sd=0x14000\0" \ |
| 307 | "console=ttyAMA0,38400n8\0" \ |
| 308 | "mcmemsize=0x70000000\0" \ |
| 309 | "sd_bootcmd=echo Trying load from SD ..;" \ |
| 310 | "mmcinfo; mmc read $load_addr " \ |
| 311 | "$kernel_addr_sd $kernel_size_sd && " \ |
| 312 | "bootm $load_addr#$board\0" \ |
| 313 | QSPI_MC_INIT_CMD \ |
| 314 | BOOTENV \ |
| 315 | "boot_scripts=ls2088ardb_boot.scr\0" \ |
| 316 | "boot_script_hdr=hdr_ls2088ardb_bs.out\0" \ |
| 317 | "scan_dev_for_boot_part=" \ |
| 318 | "part list ${devtype} ${devnum} devplist; " \ |
| 319 | "env exists devplist || setenv devplist 1; " \ |
| 320 | "for distro_bootpart in ${devplist}; do " \ |
| 321 | "if fstype ${devtype} " \ |
| 322 | "${devnum}:${distro_bootpart} " \ |
| 323 | "bootfstype; then " \ |
| 324 | "run scan_dev_for_boot; " \ |
| 325 | "fi; " \ |
| 326 | "done\0" \ |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 327 | "boot_a_script=" \ |
| 328 | "load ${devtype} ${devnum}:${distro_bootpart} " \ |
| 329 | "${scriptaddr} ${prefix}${script}; " \ |
| 330 | "env exists secureboot && load ${devtype} " \ |
| 331 | "${devnum}:${distro_bootpart} " \ |
| 332 | "${scripthdraddr} ${prefix}${boot_script_hdr} " \ |
| 333 | "&& esbc_validate ${scripthdraddr};" \ |
| 334 | "source ${scriptaddr}\0" \ |
| 335 | "qspi_bootcmd=echo Trying load from qspi..;" \ |
| 336 | "sf probe && sf read $load_addr " \ |
| 337 | "$kernel_start $kernel_size ; env exists secureboot &&" \ |
| 338 | "sf read $kernelheader_addr_r $kernelheader_start " \ |
| 339 | "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\ |
| 340 | " bootm $load_addr#$board\0" \ |
| 341 | "nor_bootcmd=echo Trying load from nor..;" \ |
| 342 | "cp.b $kernel_addr $load_addr " \ |
| 343 | "$kernel_size ; env exists secureboot && " \ |
| 344 | "cp.b $kernelheader_addr $kernelheader_addr_r " \ |
| 345 | "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\ |
| 346 | "bootm $load_addr#$board\0" |
| 347 | #else |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 348 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 349 | "hwconfig=fsl_ddr:bank_intlv=auto\0" \ |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 350 | "ramdisk_addr=0x800000\0" \ |
| 351 | "ramdisk_size=0x2000000\0" \ |
| 352 | "fdt_high=0xa0000000\0" \ |
| 353 | "initrd_high=0xffffffffffffffff\0" \ |
Vinitha V Pillai | 9d97f50 | 2018-02-27 12:57:31 +0530 | [diff] [blame] | 354 | "kernel_addr=0x581000000\0" \ |
VINITHA PILLAI | 6c98ff8 | 2017-06-12 09:43:45 +0530 | [diff] [blame] | 355 | "kernel_start=0x1000000\0" \ |
Priyanka Singh | 7cef8b6 | 2020-01-22 10:32:38 +0000 | [diff] [blame] | 356 | "kernelheader_start=0x600000\0" \ |
Zhang Ying-22455 | 876c7fe | 2017-06-05 11:07:18 +0800 | [diff] [blame] | 357 | "scriptaddr=0x80000000\0" \ |
VINITHA PILLAI | 6c98ff8 | 2017-06-12 09:43:45 +0530 | [diff] [blame] | 358 | "scripthdraddr=0x80080000\0" \ |
Zhang Ying-22455 | 876c7fe | 2017-06-05 11:07:18 +0800 | [diff] [blame] | 359 | "fdtheader_addr_r=0x80100000\0" \ |
| 360 | "kernelheader_addr_r=0x80200000\0" \ |
Priyanka Singh | 7cef8b6 | 2020-01-22 10:32:38 +0000 | [diff] [blame] | 361 | "kernelheader_addr=0x580600000\0" \ |
Zhang Ying-22455 | 876c7fe | 2017-06-05 11:07:18 +0800 | [diff] [blame] | 362 | "kernel_addr_r=0x81000000\0" \ |
VINITHA PILLAI | 6c98ff8 | 2017-06-12 09:43:45 +0530 | [diff] [blame] | 363 | "kernelheader_size=0x40000\0" \ |
Zhang Ying-22455 | 876c7fe | 2017-06-05 11:07:18 +0800 | [diff] [blame] | 364 | "fdt_addr_r=0x90000000\0" \ |
| 365 | "load_addr=0xa0000000\0" \ |
Prabhakar Kushwaha | ae193f9 | 2016-02-03 17:03:51 +0530 | [diff] [blame] | 366 | "kernel_size=0x2800000\0" \ |
Shengzhou Liu | 184d7ca | 2017-11-09 17:57:58 +0800 | [diff] [blame] | 367 | "kernel_addr_sd=0x8000\0" \ |
| 368 | "kernel_size_sd=0x14000\0" \ |
Zhang Ying-22455 | 876c7fe | 2017-06-05 11:07:18 +0800 | [diff] [blame] | 369 | "console=ttyAMA0,38400n8\0" \ |
Priyanka Jain | abac14e | 2017-08-29 15:20:37 +0530 | [diff] [blame] | 370 | "mcmemsize=0x70000000\0" \ |
Shengzhou Liu | 184d7ca | 2017-11-09 17:57:58 +0800 | [diff] [blame] | 371 | "sd_bootcmd=echo Trying load from SD ..;" \ |
| 372 | "mmcinfo; mmc read $load_addr " \ |
| 373 | "$kernel_addr_sd $kernel_size_sd && " \ |
| 374 | "bootm $load_addr#$board\0" \ |
VINITHA PILLAI | 6c98ff8 | 2017-06-12 09:43:45 +0530 | [diff] [blame] | 375 | MC_INIT_CMD \ |
Zhang Ying-22455 | 876c7fe | 2017-06-05 11:07:18 +0800 | [diff] [blame] | 376 | BOOTENV \ |
| 377 | "boot_scripts=ls2088ardb_boot.scr\0" \ |
VINITHA PILLAI | 6c98ff8 | 2017-06-12 09:43:45 +0530 | [diff] [blame] | 378 | "boot_script_hdr=hdr_ls2088ardb_bs.out\0" \ |
Zhang Ying-22455 | 876c7fe | 2017-06-05 11:07:18 +0800 | [diff] [blame] | 379 | "scan_dev_for_boot_part=" \ |
| 380 | "part list ${devtype} ${devnum} devplist; " \ |
| 381 | "env exists devplist || setenv devplist 1; " \ |
| 382 | "for distro_bootpart in ${devplist}; do " \ |
| 383 | "if fstype ${devtype} " \ |
| 384 | "${devnum}:${distro_bootpart} " \ |
| 385 | "bootfstype; then " \ |
| 386 | "run scan_dev_for_boot; " \ |
| 387 | "fi; " \ |
| 388 | "done\0" \ |
VINITHA PILLAI | 6c98ff8 | 2017-06-12 09:43:45 +0530 | [diff] [blame] | 389 | "boot_a_script=" \ |
| 390 | "load ${devtype} ${devnum}:${distro_bootpart} " \ |
| 391 | "${scriptaddr} ${prefix}${script}; " \ |
| 392 | "env exists secureboot && load ${devtype} " \ |
| 393 | "${devnum}:${distro_bootpart} " \ |
Vinitha V Pillai | 25355ec | 2019-04-23 05:52:17 +0000 | [diff] [blame] | 394 | "${scripthdraddr} ${prefix}${boot_script_hdr}; " \ |
| 395 | "env exists secureboot " \ |
VINITHA PILLAI | 6c98ff8 | 2017-06-12 09:43:45 +0530 | [diff] [blame] | 396 | "&& esbc_validate ${scripthdraddr};" \ |
| 397 | "source ${scriptaddr}\0" \ |
Zhang Ying-22455 | 876c7fe | 2017-06-05 11:07:18 +0800 | [diff] [blame] | 398 | "qspi_bootcmd=echo Trying load from qspi..;" \ |
| 399 | "sf probe && sf read $load_addr " \ |
VINITHA PILLAI | 6c98ff8 | 2017-06-12 09:43:45 +0530 | [diff] [blame] | 400 | "$kernel_start $kernel_size ; env exists secureboot &&" \ |
| 401 | "sf read $kernelheader_addr_r $kernelheader_start " \ |
| 402 | "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\ |
Zhang Ying-22455 | 876c7fe | 2017-06-05 11:07:18 +0800 | [diff] [blame] | 403 | " bootm $load_addr#$board\0" \ |
| 404 | "nor_bootcmd=echo Trying load from nor..;" \ |
| 405 | "cp.b $kernel_addr $load_addr " \ |
VINITHA PILLAI | 6c98ff8 | 2017-06-12 09:43:45 +0530 | [diff] [blame] | 406 | "$kernel_size ; env exists secureboot && " \ |
| 407 | "cp.b $kernelheader_addr $kernelheader_addr_r " \ |
| 408 | "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\ |
| 409 | "bootm $load_addr#$board\0" |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 410 | #endif |
| 411 | |
| 412 | #ifdef CONFIG_TFABOOT |
| 413 | #define QSPI_NOR_BOOTCOMMAND \ |
Kuldeep Singh | 95018ef | 2020-02-07 22:15:18 +0530 | [diff] [blame] | 414 | "sf probe 0:0; " \ |
| 415 | "sf read 0x806c0000 0x6c0000 0x40000; " \ |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 416 | "env exists mcinitcmd && env exists secureboot "\ |
Kuldeep Singh | 95018ef | 2020-02-07 22:15:18 +0530 | [diff] [blame] | 417 | "&& esbc_validate 0x806c0000; " \ |
| 418 | "sf read 0x80d00000 0xd00000 0x100000; " \ |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 419 | "env exists mcinitcmd && " \ |
Kuldeep Singh | 95018ef | 2020-02-07 22:15:18 +0530 | [diff] [blame] | 420 | "fsl_mc lazyapply dpl 0x80d00000; " \ |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 421 | "run distro_bootcmd;run qspi_bootcmd; " \ |
| 422 | "env exists secureboot && esbc_halt;" |
| 423 | |
| 424 | /* Try to boot an on-SD kernel first, then do normal distro boot */ |
| 425 | #define SD_BOOTCOMMAND \ |
| 426 | "env exists mcinitcmd && env exists secureboot "\ |
Priyanka Singh | 7cef8b6 | 2020-01-22 10:32:38 +0000 | [diff] [blame] | 427 | "&& mmcinfo && mmc read $load_addr 0x3600 0x800 " \ |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 428 | "&& esbc_validate $load_addr; " \ |
| 429 | "env exists mcinitcmd && run mcinitcmd " \ |
Wasim Khan | 01ae435 | 2019-06-10 10:17:29 +0000 | [diff] [blame] | 430 | "&& mmc read 0x80d00000 0x6800 0x800 " \ |
| 431 | "&& fsl_mc lazyapply dpl 0x80d00000; " \ |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 432 | "run distro_bootcmd;run sd_bootcmd; " \ |
| 433 | "env exists secureboot && esbc_halt;" |
Prabhakar Kushwaha | f439259 | 2015-08-02 09:11:44 +0530 | [diff] [blame] | 434 | |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 435 | /* Try to boot an on-NOR kernel first, then do normal distro boot */ |
| 436 | #define IFC_NOR_BOOTCOMMAND \ |
| 437 | "env exists mcinitcmd && env exists secureboot "\ |
Priyanka Singh | 7cef8b6 | 2020-01-22 10:32:38 +0000 | [diff] [blame] | 438 | "&& esbc_validate 0x5806C0000; env exists mcinitcmd "\ |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 439 | "&& fsl_mc lazyapply dpl 0x580d00000;" \ |
| 440 | "run distro_bootcmd;run nor_bootcmd; " \ |
| 441 | "env exists secureboot && esbc_halt;" |
| 442 | #else |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 443 | #ifdef CONFIG_QSPI_BOOT |
Priyanka Jain | 7d05b99 | 2017-04-28 10:41:35 +0530 | [diff] [blame] | 444 | /* Try to boot an on-QSPI kernel first, then do normal distro boot */ |
Shengzhou Liu | 184d7ca | 2017-11-09 17:57:58 +0800 | [diff] [blame] | 445 | #elif defined(CONFIG_SD_BOOT) |
| 446 | /* Try to boot an on-SD kernel first, then do normal distro boot */ |
Prabhakar Kushwaha | b0b4189 | 2015-05-28 14:53:54 +0530 | [diff] [blame] | 447 | #else |
Alexander Graf | 39e4f24 | 2016-11-17 01:03:02 +0100 | [diff] [blame] | 448 | /* Try to boot an on-NOR kernel first, then do normal distro boot */ |
Prabhakar Kushwaha | b0b4189 | 2015-05-28 14:53:54 +0530 | [diff] [blame] | 449 | #endif |
Rajesh Bhagat | d5691be | 2018-12-27 04:37:59 +0000 | [diff] [blame] | 450 | #endif |
Prabhakar Kushwaha | b0b4189 | 2015-05-28 14:53:54 +0530 | [diff] [blame] | 451 | |
Prabhakar Kushwaha | b0b4189 | 2015-05-28 14:53:54 +0530 | [diff] [blame] | 452 | /* MAC/PHY configuration */ |
Prabhakar Kushwaha | b0b4189 | 2015-05-28 14:53:54 +0530 | [diff] [blame] | 453 | #define CORTINA_PHY_ADDR1 0x10 |
| 454 | #define CORTINA_PHY_ADDR2 0x11 |
| 455 | #define CORTINA_PHY_ADDR3 0x12 |
| 456 | #define CORTINA_PHY_ADDR4 0x13 |
| 457 | #define AQ_PHY_ADDR1 0x00 |
| 458 | #define AQ_PHY_ADDR2 0x01 |
| 459 | #define AQ_PHY_ADDR3 0x02 |
| 460 | #define AQ_PHY_ADDR4 0x03 |
Shaohui Xie | 8c7ce82 | 2016-01-28 15:38:15 +0800 | [diff] [blame] | 461 | #define AQR405_IRQ_MASK 0x36 |
Prabhakar Kushwaha | b0b4189 | 2015-05-28 14:53:54 +0530 | [diff] [blame] | 462 | |
Saksham Jain | c0c38d2 | 2016-03-23 16:24:35 +0530 | [diff] [blame] | 463 | #include <asm/fsl_secure_boot.h> |
| 464 | |
York Sun | e12abcb | 2015-03-20 19:28:24 -0700 | [diff] [blame] | 465 | #endif /* __LS2_RDB_H */ |