blob: 32a119487234dd5352b02ad3bc29644e74b05c94 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
York Sune12abcb2015-03-20 19:28:24 -07002/*
Yangbo Lubb32e682021-06-03 10:51:19 +08003 * Copyright 2017, 2019-2021 NXP
York Sune12abcb2015-03-20 19:28:24 -07004 * Copyright 2015 Freescale Semiconductor
York Sune12abcb2015-03-20 19:28:24 -07005 */
6
7#ifndef __LS2_RDB_H
8#define __LS2_RDB_H
9
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053010#include "ls2080a_common.h"
York Sune12abcb2015-03-20 19:28:24 -070011
Rai Harninder6aa1f3b2016-03-23 17:04:38 +053012#define I2C_MUX_CH_VOL_MONITOR 0xa
13#define I2C_VOL_MONITOR_ADDR 0x38
Rai Harninder6aa1f3b2016-03-23 17:04:38 +053014
Rai Harninder6aa1f3b2016-03-23 17:04:38 +053015/* step the IR regulator in 5mV increments */
16#define IR_VDD_STEP_DOWN 5
17#define IR_VDD_STEP_UP 5
18/* The lowest and highest voltage allowed for LS2080ARDB */
19#define VDD_MV_MIN 819
20#define VDD_MV_MAX 1212
21
Tom Rini8c70baa2021-12-14 13:36:40 -050022#define COUNTER_FREQUENCY_REAL (get_board_sys_clk()/4)
York Sune12abcb2015-03-20 19:28:24 -070023
York Sune12abcb2015-03-20 19:28:24 -070024#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
25#define SPD_EEPROM_ADDRESS1 0x51
26#define SPD_EEPROM_ADDRESS2 0x52
York Sunac192a92015-05-28 14:54:09 +053027#define SPD_EEPROM_ADDRESS3 0x53
28#define SPD_EEPROM_ADDRESS4 0x54
York Sune12abcb2015-03-20 19:28:24 -070029#define SPD_EEPROM_ADDRESS5 0x55
30#define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */
31#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
York Sune12abcb2015-03-20 19:28:24 -070032
Rajesh Bhagatd5691be2018-12-27 04:37:59 +000033#if !defined(CONFIG_FSL_QSPI) || defined(CONFIG_TFABOOT)
York Sune12abcb2015-03-20 19:28:24 -070034
Tom Rini6a5dccc2022-11-16 13:10:41 -050035#define CFG_SYS_NOR0_CSPR_EXT (0x0)
Tom Rini7b577ba2022-11-16 13:10:25 -050036#define CFG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
37#define CFG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
York Sune12abcb2015-03-20 19:28:24 -070038
Tom Rini6a5dccc2022-11-16 13:10:41 -050039#define CFG_SYS_NOR0_CSPR \
40 (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS) | \
York Sune12abcb2015-03-20 19:28:24 -070041 CSPR_PORT_SIZE_16 | \
42 CSPR_MSEL_NOR | \
43 CSPR_V)
Tom Rini6a5dccc2022-11-16 13:10:41 -050044#define CFG_SYS_NOR0_CSPR_EARLY \
45 (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS_EARLY) | \
York Sune12abcb2015-03-20 19:28:24 -070046 CSPR_PORT_SIZE_16 | \
47 CSPR_MSEL_NOR | \
48 CSPR_V)
Tom Rini7b577ba2022-11-16 13:10:25 -050049#define CFG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
50#define CFG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
York Sune12abcb2015-03-20 19:28:24 -070051 FTIM0_NOR_TEADC(0x5) | \
52 FTIM0_NOR_TEAHC(0x5))
Tom Rini7b577ba2022-11-16 13:10:25 -050053#define CFG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
York Sune12abcb2015-03-20 19:28:24 -070054 FTIM1_NOR_TRAD_NOR(0x1a) |\
55 FTIM1_NOR_TSEQRAD_NOR(0x13))
Tom Rini7b577ba2022-11-16 13:10:25 -050056#define CFG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
York Sune12abcb2015-03-20 19:28:24 -070057 FTIM2_NOR_TCH(0x4) | \
58 FTIM2_NOR_TWPH(0x0E) | \
59 FTIM2_NOR_TWP(0x1c))
Tom Rini7b577ba2022-11-16 13:10:25 -050060#define CFG_SYS_NOR_FTIM3 0x04000000
Tom Rini6a5dccc2022-11-16 13:10:41 -050061#define CFG_SYS_IFC_CCR 0x01000000
York Sune12abcb2015-03-20 19:28:24 -070062
Masahiro Yamada8cea9b52017-02-11 22:43:54 +090063#ifdef CONFIG_MTD_NOR_FLASH
York Sune12abcb2015-03-20 19:28:24 -070064#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
65
Tom Rini6a5dccc2022-11-16 13:10:41 -050066#define CFG_SYS_FLASH_BANKS_LIST { CFG_SYS_FLASH_BASE,\
67 CFG_SYS_FLASH_BASE + 0x40000000}
York Sune12abcb2015-03-20 19:28:24 -070068#endif
69
Tom Rinib4213492022-11-12 17:36:51 -050070#define CFG_SYS_NAND_CSPR_EXT (0x0)
71#define CFG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \
York Sune12abcb2015-03-20 19:28:24 -070072 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
73 | CSPR_MSEL_NAND /* MSEL = NAND */ \
74 | CSPR_V)
Tom Rinib4213492022-11-12 17:36:51 -050075#define CFG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
York Sune12abcb2015-03-20 19:28:24 -070076
Tom Rinib4213492022-11-12 17:36:51 -050077#define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
York Sune12abcb2015-03-20 19:28:24 -070078 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
79 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
80 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
81 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
82 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
83 | CSOR_NAND_PB(128)) /* Pages Per Block 128*/
84
York Sune12abcb2015-03-20 19:28:24 -070085/* ONFI NAND Flash mode0 Timing Params */
Tom Rinib4213492022-11-12 17:36:51 -050086#define CFG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x0e) | \
York Sune12abcb2015-03-20 19:28:24 -070087 FTIM0_NAND_TWP(0x30) | \
88 FTIM0_NAND_TWCHT(0x0e) | \
89 FTIM0_NAND_TWH(0x14))
Tom Rinib4213492022-11-12 17:36:51 -050090#define CFG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x64) | \
York Sune12abcb2015-03-20 19:28:24 -070091 FTIM1_NAND_TWBE(0xab) | \
92 FTIM1_NAND_TRR(0x1c) | \
93 FTIM1_NAND_TRP(0x30))
Tom Rinib4213492022-11-12 17:36:51 -050094#define CFG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x1e) | \
York Sune12abcb2015-03-20 19:28:24 -070095 FTIM2_NAND_TREH(0x14) | \
96 FTIM2_NAND_TWHRE(0x3c))
Tom Rinib4213492022-11-12 17:36:51 -050097#define CFG_SYS_NAND_FTIM3 0x0
York Sune12abcb2015-03-20 19:28:24 -070098
Tom Rinib4213492022-11-12 17:36:51 -050099#define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE }
York Sune12abcb2015-03-20 19:28:24 -0700100#define CONFIG_MTD_NAND_VERIFY_WRITE
York Sune12abcb2015-03-20 19:28:24 -0700101
York Sune12abcb2015-03-20 19:28:24 -0700102#define QIXIS_LBMAP_SWITCH 0x06
103#define QIXIS_LBMAP_MASK 0x0f
104#define QIXIS_LBMAP_SHIFT 0
105#define QIXIS_LBMAP_DFLTBANK 0x00
106#define QIXIS_LBMAP_ALTBANK 0x04
Scott Wood212b8d82015-03-24 13:25:03 -0700107#define QIXIS_LBMAP_NAND 0x09
York Sune12abcb2015-03-20 19:28:24 -0700108#define QIXIS_RST_CTL_RESET 0x31
109#define QIXIS_RST_CTL_RESET_EN 0x30
110#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
111#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
112#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Scott Wood212b8d82015-03-24 13:25:03 -0700113#define QIXIS_RCW_SRC_NAND 0x119
York Sune12abcb2015-03-20 19:28:24 -0700114#define QIXIS_RST_FORCE_MEM 0x01
115
Tom Rini6a5dccc2022-11-16 13:10:41 -0500116#define CFG_SYS_CSPR3_EXT (0x0)
117#define CFG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
York Sune12abcb2015-03-20 19:28:24 -0700118 | CSPR_PORT_SIZE_8 \
119 | CSPR_MSEL_GPCM \
120 | CSPR_V)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500121#define CFG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
York Sune12abcb2015-03-20 19:28:24 -0700122 | CSPR_PORT_SIZE_8 \
123 | CSPR_MSEL_GPCM \
124 | CSPR_V)
125
Tom Rini6a5dccc2022-11-16 13:10:41 -0500126#define CFG_SYS_AMASK3 IFC_AMASK(64*1024)
127#define CFG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12)
York Sune12abcb2015-03-20 19:28:24 -0700128/* QIXIS Timing parameters for IFC CS3 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500129#define CFG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
York Sune12abcb2015-03-20 19:28:24 -0700130 FTIM0_GPCM_TEADC(0x0e) | \
131 FTIM0_GPCM_TEAHC(0x0e))
Tom Rini6a5dccc2022-11-16 13:10:41 -0500132#define CFG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
York Sune12abcb2015-03-20 19:28:24 -0700133 FTIM1_GPCM_TRAD(0x3f))
Tom Rini6a5dccc2022-11-16 13:10:41 -0500134#define CFG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
York Sune12abcb2015-03-20 19:28:24 -0700135 FTIM2_GPCM_TCH(0xf) | \
136 FTIM2_GPCM_TWP(0x3E))
Tom Rini6a5dccc2022-11-16 13:10:41 -0500137#define CFG_SYS_CS3_FTIM3 0x0
York Sune12abcb2015-03-20 19:28:24 -0700138
Miquel Raynald0935362019-10-03 19:50:03 +0200139#if defined(CONFIG_SPL) && defined(CONFIG_MTD_RAW_NAND)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500140#define CFG_SYS_CSPR2_EXT CFG_SYS_NOR0_CSPR_EXT
141#define CFG_SYS_CSPR2 CFG_SYS_NOR0_CSPR_EARLY
142#define CFG_SYS_CSPR2_FINAL CFG_SYS_NOR0_CSPR
143#define CFG_SYS_AMASK2 CFG_SYS_NOR_AMASK
144#define CFG_SYS_CSOR2 CFG_SYS_NOR_CSOR
145#define CFG_SYS_CS2_FTIM0 CFG_SYS_NOR_FTIM0
146#define CFG_SYS_CS2_FTIM1 CFG_SYS_NOR_FTIM1
147#define CFG_SYS_CS2_FTIM2 CFG_SYS_NOR_FTIM2
148#define CFG_SYS_CS2_FTIM3 CFG_SYS_NOR_FTIM3
149#define CFG_SYS_CSPR0_EXT CFG_SYS_NAND_CSPR_EXT
150#define CFG_SYS_CSPR0 CFG_SYS_NAND_CSPR
151#define CFG_SYS_AMASK0 CFG_SYS_NAND_AMASK
152#define CFG_SYS_CSOR0 CFG_SYS_NAND_CSOR
153#define CFG_SYS_CS0_FTIM0 CFG_SYS_NAND_FTIM0
154#define CFG_SYS_CS0_FTIM1 CFG_SYS_NAND_FTIM1
155#define CFG_SYS_CS0_FTIM2 CFG_SYS_NAND_FTIM2
156#define CFG_SYS_CS0_FTIM3 CFG_SYS_NAND_FTIM3
Scott Wood212b8d82015-03-24 13:25:03 -0700157
Tom Rinib4213492022-11-12 17:36:51 -0500158#define CFG_SYS_NAND_U_BOOT_SIZE (512 * 1024)
Scott Wood212b8d82015-03-24 13:25:03 -0700159#else
Tom Rini6a5dccc2022-11-16 13:10:41 -0500160#define CFG_SYS_CSPR0_EXT CFG_SYS_NOR0_CSPR_EXT
161#define CFG_SYS_CSPR0 CFG_SYS_NOR0_CSPR_EARLY
162#define CFG_SYS_CSPR0_FINAL CFG_SYS_NOR0_CSPR
163#define CFG_SYS_AMASK0 CFG_SYS_NOR_AMASK
164#define CFG_SYS_CSOR0 CFG_SYS_NOR_CSOR
165#define CFG_SYS_CS0_FTIM0 CFG_SYS_NOR_FTIM0
166#define CFG_SYS_CS0_FTIM1 CFG_SYS_NOR_FTIM1
167#define CFG_SYS_CS0_FTIM2 CFG_SYS_NOR_FTIM2
168#define CFG_SYS_CS0_FTIM3 CFG_SYS_NOR_FTIM3
169#define CFG_SYS_CSPR2_EXT CFG_SYS_NAND_CSPR_EXT
170#define CFG_SYS_CSPR2 CFG_SYS_NAND_CSPR
171#define CFG_SYS_AMASK2 CFG_SYS_NAND_AMASK
172#define CFG_SYS_CSOR2 CFG_SYS_NAND_CSOR
173#define CFG_SYS_CS2_FTIM0 CFG_SYS_NAND_FTIM0
174#define CFG_SYS_CS2_FTIM1 CFG_SYS_NAND_FTIM1
175#define CFG_SYS_CS2_FTIM2 CFG_SYS_NAND_FTIM2
176#define CFG_SYS_CS2_FTIM3 CFG_SYS_NAND_FTIM3
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000177#endif
Priyanka Jain7d05b992017-04-28 10:41:35 +0530178#endif
Tom Rini6a5dccc2022-11-16 13:10:41 -0500179#define CFG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
York Sune12abcb2015-03-20 19:28:24 -0700180
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530181#ifdef CONFIG_TARGET_LS2081ARDB
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530182#define QIXIS_QMAP_MASK 0x07
183#define QIXIS_QMAP_SHIFT 5
184#define QIXIS_LBMAP_DFLTBANK 0x00
185#define QIXIS_LBMAP_QSPI 0x00
186#define QIXIS_RCW_SRC_QSPI 0x62
187#define QIXIS_LBMAP_ALTBANK 0x20
188#define QIXIS_RST_CTL_RESET 0x31
189#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
190#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
191#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
192#define QIXIS_LBMAP_MASK 0x0f
193#define QIXIS_RST_CTL_RESET_EN 0x30
194#endif
195
York Sune12abcb2015-03-20 19:28:24 -0700196/*
197 * I2C
198 */
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530199#ifdef CONFIG_TARGET_LS2081ARDB
Tom Rini6a5dccc2022-11-16 13:10:41 -0500200#define CFG_SYS_I2C_FPGA_ADDR 0x66
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530201#endif
Prabhakar Kushwahad561e2d2015-05-28 14:54:01 +0530202#define I2C_MUX_PCA_ADDR 0x75
203#define I2C_MUX_PCA_ADDR_PRI 0x75 /* Primary Mux*/
York Sune12abcb2015-03-20 19:28:24 -0700204
205/* I2C bus multiplexer */
206#define I2C_MUX_CH_DEFAULT 0x8
207
Haikun Wang7e3180d2015-07-03 16:51:35 +0800208/* SPI */
Haikun Wang7e3180d2015-07-03 16:51:35 +0800209
York Sune12abcb2015-03-20 19:28:24 -0700210/*
211 * RTC configuration
212 */
213#define RTC
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530214#ifdef CONFIG_TARGET_LS2081ARDB
Tom Rini6a5dccc2022-11-16 13:10:41 -0500215#define CFG_SYS_I2C_RTC_ADDR 0x51
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530216#else
York Sune12abcb2015-03-20 19:28:24 -0700217#define CONFIG_RTC_DS3231 1
Tom Rini6a5dccc2022-11-16 13:10:41 -0500218#define CFG_SYS_I2C_RTC_ADDR 0x68
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530219#endif
York Sune12abcb2015-03-20 19:28:24 -0700220
Alexander Graf39e4f242016-11-17 01:03:02 +0100221#define BOOT_TARGET_DEVICES(func) \
222 func(USB, usb, 0) \
223 func(MMC, mmc, 0) \
Mian Yousaf Kaukabcedf23f2019-01-29 16:38:34 +0100224 func(SCSI, scsi, 0) \
225 func(DHCP, dhcp, na)
Alexander Graf39e4f242016-11-17 01:03:02 +0100226#include <config_distro_bootcmd.h>
227
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000228#ifdef CONFIG_TFABOOT
Kuldeep Singh73129d22020-02-07 22:09:09 +0530229#define QSPI_MC_INIT_CMD \
230 "sf probe 0:0; " \
231 "sf read 0x80640000 0x640000 0x80000; " \
232 "env exists secureboot && " \
233 "esbc_validate 0x80640000 && " \
234 "esbc_validate 0x80680000; " \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530235 "sf read 0x80a00000 0xa00000 0x200000; " \
Kuldeep Singh73129d22020-02-07 22:09:09 +0530236 "sf read 0x80e00000 0xe00000 0x100000; " \
237 "fsl_mc start mc 0x80a00000 0x80e00000 \0"
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000238#define SD_MC_INIT_CMD \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530239 "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
Wasim Khan01ae4352019-06-10 10:17:29 +0000240 "mmc read 0x80e00000 0x7000 0x800;" \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000241 "env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000242 "mmc read 0x80640000 0x3200 0x20 && " \
243 "mmc read 0x80680000 0x3400 0x20 && " \
244 "esbc_validate 0x80640000 && " \
245 "esbc_validate 0x80680000 ;" \
Wasim Khan01ae4352019-06-10 10:17:29 +0000246 "fsl_mc start mc 0x80a00000 0x80e00000\0"
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000247#define IFC_MC_INIT_CMD \
248 "env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000249 "esbc_validate 0x580640000 && " \
250 "esbc_validate 0x580680000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000251 "fsl_mc start mc 0x580a00000 0x580e00000 \0"
252#else
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530253#ifdef CONFIG_QSPI_BOOT
Kuldeep Singh73129d22020-02-07 22:09:09 +0530254#define MC_INIT_CMD \
255 "mcinitcmd=sf probe 0:0; " \
256 "sf read 0x80640000 0x640000 0x80000; " \
257 "env exists secureboot && " \
258 "esbc_validate 0x80640000 && " \
259 "esbc_validate 0x80680000; " \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530260 "sf read 0x80a00000 0xa00000 0x200000; " \
Kuldeep Singh73129d22020-02-07 22:09:09 +0530261 "sf read 0x80e00000 0xe00000 0x100000; " \
262 "fsl_mc start mc 0x80a00000 0x80e00000 \0"
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800263#elif defined(CONFIG_SD_BOOT)
264#define MC_INIT_CMD \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530265 "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
266 "mmc read 0x80e00000 0x7000 0x800;" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800267 "env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000268 "mmc read 0x80640000 0x3200 0x20 && " \
269 "mmc read 0x80680000 0x3400 0x20 && " \
270 "esbc_validate 0x80640000 && " \
271 "esbc_validate 0x80680000 ;" \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530272 "fsl_mc start mc 0x80a00000 0x80e00000\0" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800273 "mcmemsize=0x70000000\0"
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530274#else
275#define MC_INIT_CMD \
276 "mcinitcmd=env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000277 "esbc_validate 0x580640000 && " \
278 "esbc_validate 0x580680000; " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530279 "fsl_mc start mc 0x580a00000 0x580e00000 \0"
280#endif
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000281#endif
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530282
York Sune12abcb2015-03-20 19:28:24 -0700283/* Initial environment variables */
284#undef CONFIG_EXTRA_ENV_SETTINGS
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000285#ifdef CONFIG_TFABOOT
286#define CONFIG_EXTRA_ENV_SETTINGS \
287 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
288 "ramdisk_addr=0x800000\0" \
289 "ramdisk_size=0x2000000\0" \
290 "fdt_high=0xa0000000\0" \
291 "initrd_high=0xffffffffffffffff\0" \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000292 "kernel_addr=0x581000000\0" \
293 "kernel_start=0x1000000\0" \
294 "kernelheader_start=0x800000\0" \
295 "scriptaddr=0x80000000\0" \
296 "scripthdraddr=0x80080000\0" \
297 "fdtheader_addr_r=0x80100000\0" \
298 "kernelheader_addr_r=0x80200000\0" \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000299 "kernelheader_addr=0x580600000\0" \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000300 "kernel_addr_r=0x81000000\0" \
301 "kernelheader_size=0x40000\0" \
302 "fdt_addr_r=0x90000000\0" \
303 "load_addr=0xa0000000\0" \
304 "kernel_size=0x2800000\0" \
305 "kernel_addr_sd=0x8000\0" \
306 "kernel_size_sd=0x14000\0" \
307 "console=ttyAMA0,38400n8\0" \
308 "mcmemsize=0x70000000\0" \
309 "sd_bootcmd=echo Trying load from SD ..;" \
310 "mmcinfo; mmc read $load_addr " \
311 "$kernel_addr_sd $kernel_size_sd && " \
312 "bootm $load_addr#$board\0" \
313 QSPI_MC_INIT_CMD \
314 BOOTENV \
315 "boot_scripts=ls2088ardb_boot.scr\0" \
316 "boot_script_hdr=hdr_ls2088ardb_bs.out\0" \
317 "scan_dev_for_boot_part=" \
318 "part list ${devtype} ${devnum} devplist; " \
319 "env exists devplist || setenv devplist 1; " \
320 "for distro_bootpart in ${devplist}; do " \
321 "if fstype ${devtype} " \
322 "${devnum}:${distro_bootpart} " \
323 "bootfstype; then " \
324 "run scan_dev_for_boot; " \
325 "fi; " \
326 "done\0" \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000327 "boot_a_script=" \
328 "load ${devtype} ${devnum}:${distro_bootpart} " \
329 "${scriptaddr} ${prefix}${script}; " \
330 "env exists secureboot && load ${devtype} " \
331 "${devnum}:${distro_bootpart} " \
332 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
333 "&& esbc_validate ${scripthdraddr};" \
334 "source ${scriptaddr}\0" \
335 "qspi_bootcmd=echo Trying load from qspi..;" \
336 "sf probe && sf read $load_addr " \
337 "$kernel_start $kernel_size ; env exists secureboot &&" \
338 "sf read $kernelheader_addr_r $kernelheader_start " \
339 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
340 " bootm $load_addr#$board\0" \
341 "nor_bootcmd=echo Trying load from nor..;" \
342 "cp.b $kernel_addr $load_addr " \
343 "$kernel_size ; env exists secureboot && " \
344 "cp.b $kernelheader_addr $kernelheader_addr_r " \
345 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
346 "bootm $load_addr#$board\0"
347#else
York Sune12abcb2015-03-20 19:28:24 -0700348#define CONFIG_EXTRA_ENV_SETTINGS \
349 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
York Sune12abcb2015-03-20 19:28:24 -0700350 "ramdisk_addr=0x800000\0" \
351 "ramdisk_size=0x2000000\0" \
352 "fdt_high=0xa0000000\0" \
353 "initrd_high=0xffffffffffffffff\0" \
Vinitha V Pillai9d97f502018-02-27 12:57:31 +0530354 "kernel_addr=0x581000000\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530355 "kernel_start=0x1000000\0" \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000356 "kernelheader_start=0x600000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800357 "scriptaddr=0x80000000\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530358 "scripthdraddr=0x80080000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800359 "fdtheader_addr_r=0x80100000\0" \
360 "kernelheader_addr_r=0x80200000\0" \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000361 "kernelheader_addr=0x580600000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800362 "kernel_addr_r=0x81000000\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530363 "kernelheader_size=0x40000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800364 "fdt_addr_r=0x90000000\0" \
365 "load_addr=0xa0000000\0" \
Prabhakar Kushwahaae193f92016-02-03 17:03:51 +0530366 "kernel_size=0x2800000\0" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800367 "kernel_addr_sd=0x8000\0" \
368 "kernel_size_sd=0x14000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800369 "console=ttyAMA0,38400n8\0" \
Priyanka Jainabac14e2017-08-29 15:20:37 +0530370 "mcmemsize=0x70000000\0" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800371 "sd_bootcmd=echo Trying load from SD ..;" \
372 "mmcinfo; mmc read $load_addr " \
373 "$kernel_addr_sd $kernel_size_sd && " \
374 "bootm $load_addr#$board\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530375 MC_INIT_CMD \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800376 BOOTENV \
377 "boot_scripts=ls2088ardb_boot.scr\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530378 "boot_script_hdr=hdr_ls2088ardb_bs.out\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800379 "scan_dev_for_boot_part=" \
380 "part list ${devtype} ${devnum} devplist; " \
381 "env exists devplist || setenv devplist 1; " \
382 "for distro_bootpart in ${devplist}; do " \
383 "if fstype ${devtype} " \
384 "${devnum}:${distro_bootpart} " \
385 "bootfstype; then " \
386 "run scan_dev_for_boot; " \
387 "fi; " \
388 "done\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530389 "boot_a_script=" \
390 "load ${devtype} ${devnum}:${distro_bootpart} " \
391 "${scriptaddr} ${prefix}${script}; " \
392 "env exists secureboot && load ${devtype} " \
393 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai25355ec2019-04-23 05:52:17 +0000394 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
395 "env exists secureboot " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530396 "&& esbc_validate ${scripthdraddr};" \
397 "source ${scriptaddr}\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800398 "qspi_bootcmd=echo Trying load from qspi..;" \
399 "sf probe && sf read $load_addr " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530400 "$kernel_start $kernel_size ; env exists secureboot &&" \
401 "sf read $kernelheader_addr_r $kernelheader_start " \
402 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800403 " bootm $load_addr#$board\0" \
404 "nor_bootcmd=echo Trying load from nor..;" \
405 "cp.b $kernel_addr $load_addr " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530406 "$kernel_size ; env exists secureboot && " \
407 "cp.b $kernelheader_addr $kernelheader_addr_r " \
408 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
409 "bootm $load_addr#$board\0"
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000410#endif
411
412#ifdef CONFIG_TFABOOT
413#define QSPI_NOR_BOOTCOMMAND \
Kuldeep Singh95018ef2020-02-07 22:15:18 +0530414 "sf probe 0:0; " \
415 "sf read 0x806c0000 0x6c0000 0x40000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000416 "env exists mcinitcmd && env exists secureboot "\
Kuldeep Singh95018ef2020-02-07 22:15:18 +0530417 "&& esbc_validate 0x806c0000; " \
418 "sf read 0x80d00000 0xd00000 0x100000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000419 "env exists mcinitcmd && " \
Kuldeep Singh95018ef2020-02-07 22:15:18 +0530420 "fsl_mc lazyapply dpl 0x80d00000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000421 "run distro_bootcmd;run qspi_bootcmd; " \
422 "env exists secureboot && esbc_halt;"
423
424/* Try to boot an on-SD kernel first, then do normal distro boot */
425#define SD_BOOTCOMMAND \
426 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000427 "&& mmcinfo && mmc read $load_addr 0x3600 0x800 " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000428 "&& esbc_validate $load_addr; " \
429 "env exists mcinitcmd && run mcinitcmd " \
Wasim Khan01ae4352019-06-10 10:17:29 +0000430 "&& mmc read 0x80d00000 0x6800 0x800 " \
431 "&& fsl_mc lazyapply dpl 0x80d00000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000432 "run distro_bootcmd;run sd_bootcmd; " \
433 "env exists secureboot && esbc_halt;"
Prabhakar Kushwahaf4392592015-08-02 09:11:44 +0530434
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000435/* Try to boot an on-NOR kernel first, then do normal distro boot */
436#define IFC_NOR_BOOTCOMMAND \
437 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000438 "&& esbc_validate 0x5806C0000; env exists mcinitcmd "\
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000439 "&& fsl_mc lazyapply dpl 0x580d00000;" \
440 "run distro_bootcmd;run nor_bootcmd; " \
441 "env exists secureboot && esbc_halt;"
442#else
York Sune12abcb2015-03-20 19:28:24 -0700443#ifdef CONFIG_QSPI_BOOT
Priyanka Jain7d05b992017-04-28 10:41:35 +0530444/* Try to boot an on-QSPI kernel first, then do normal distro boot */
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800445#elif defined(CONFIG_SD_BOOT)
446/* Try to boot an on-SD kernel first, then do normal distro boot */
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530447#else
Alexander Graf39e4f242016-11-17 01:03:02 +0100448/* Try to boot an on-NOR kernel first, then do normal distro boot */
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530449#endif
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000450#endif
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530451
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530452/* MAC/PHY configuration */
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530453#define CORTINA_PHY_ADDR1 0x10
454#define CORTINA_PHY_ADDR2 0x11
455#define CORTINA_PHY_ADDR3 0x12
456#define CORTINA_PHY_ADDR4 0x13
457#define AQ_PHY_ADDR1 0x00
458#define AQ_PHY_ADDR2 0x01
459#define AQ_PHY_ADDR3 0x02
460#define AQ_PHY_ADDR4 0x03
Shaohui Xie8c7ce822016-01-28 15:38:15 +0800461#define AQR405_IRQ_MASK 0x36
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530462
Saksham Jainc0c38d22016-03-23 16:24:35 +0530463#include <asm/fsl_secure_boot.h>
464
York Sune12abcb2015-03-20 19:28:24 -0700465#endif /* __LS2_RDB_H */