blob: 620ccbead17621d5b628e2294d15919d07a861c5 [file] [log] [blame]
York Sune12abcb2015-03-20 19:28:24 -07001/*
Priyanka Jain7d05b992017-04-28 10:41:35 +05302 * Copyright 2017 NXP
York Sune12abcb2015-03-20 19:28:24 -07003 * Copyright 2015 Freescale Semiconductor
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8#ifndef __LS2_RDB_H
9#define __LS2_RDB_H
10
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053011#include "ls2080a_common.h"
York Sune12abcb2015-03-20 19:28:24 -070012
13#undef CONFIG_CONS_INDEX
14#define CONFIG_CONS_INDEX 2
15
Priyanka Jain7d05b992017-04-28 10:41:35 +053016#ifdef CONFIG_FSL_QSPI
Priyanka Jain75cd67f2017-04-27 15:08:07 +053017#ifdef CONFIG_TARGET_LS2081ARDB
18#define CONFIG_QIXIS_I2C_ACCESS
19#endif
Priyanka Jain7d05b992017-04-28 10:41:35 +053020#define CONFIG_SYS_I2C_EARLY_INIT
21#define CONFIG_DISPLAY_BOARDINFO_LATE
22#endif
23
Rai Harninder6aa1f3b2016-03-23 17:04:38 +053024#define I2C_MUX_CH_VOL_MONITOR 0xa
25#define I2C_VOL_MONITOR_ADDR 0x38
26#define CONFIG_VOL_MONITOR_IR36021_READ
27#define CONFIG_VOL_MONITOR_IR36021_SET
28
29#define CONFIG_VID_FLS_ENV "ls2080ardb_vdd_mv"
30#ifndef CONFIG_SPL_BUILD
31#define CONFIG_VID
32#endif
33/* step the IR regulator in 5mV increments */
34#define IR_VDD_STEP_DOWN 5
35#define IR_VDD_STEP_UP 5
36/* The lowest and highest voltage allowed for LS2080ARDB */
37#define VDD_MV_MIN 819
38#define VDD_MV_MAX 1212
39
York Sune12abcb2015-03-20 19:28:24 -070040#ifndef __ASSEMBLY__
41unsigned long get_board_sys_clk(void);
42#endif
43
44#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
45#define CONFIG_DDR_CLK_FREQ 133333333
46#define COUNTER_FREQUENCY_REAL (CONFIG_SYS_CLK_FREQ/4)
47
48#define CONFIG_DDR_SPD
49#define CONFIG_DDR_ECC
50#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
51#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
52#define SPD_EEPROM_ADDRESS1 0x51
53#define SPD_EEPROM_ADDRESS2 0x52
York Sunac192a92015-05-28 14:54:09 +053054#define SPD_EEPROM_ADDRESS3 0x53
55#define SPD_EEPROM_ADDRESS4 0x54
York Sune12abcb2015-03-20 19:28:24 -070056#define SPD_EEPROM_ADDRESS5 0x55
57#define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */
58#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
59#define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */
60#define CONFIG_DIMM_SLOTS_PER_CTLR 2
61#define CONFIG_CHIP_SELECTS_PER_CTRL 4
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053062#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
York Sune12abcb2015-03-20 19:28:24 -070063#define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR 1
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053064#endif
York Sune12abcb2015-03-20 19:28:24 -070065#define CONFIG_FSL_DDR_BIST /* enable built-in memory test */
66
Tang Yuantian57894be2015-12-09 15:32:18 +080067/* SATA */
68#define CONFIG_LIBATA
69#define CONFIG_SCSI_AHCI
70#define CONFIG_SCSI_AHCI_PLAT
Tang Yuantian57894be2015-12-09 15:32:18 +080071
72#define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
73#define CONFIG_SYS_SATA2 AHCI_BASE_ADDR2
74
75#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
76#define CONFIG_SYS_SCSI_MAX_LUN 1
77#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
78 CONFIG_SYS_SCSI_MAX_LUN)
79
Priyanka Jain7d05b992017-04-28 10:41:35 +053080#ifndef CONFIG_FSL_QSPI
York Sune12abcb2015-03-20 19:28:24 -070081/* undefined CONFIG_FSL_DDR_SYNC_REFRESH for simulator */
82
83#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
84#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
85#define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
86
87#define CONFIG_SYS_NOR0_CSPR \
88 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
89 CSPR_PORT_SIZE_16 | \
90 CSPR_MSEL_NOR | \
91 CSPR_V)
92#define CONFIG_SYS_NOR0_CSPR_EARLY \
93 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
94 CSPR_PORT_SIZE_16 | \
95 CSPR_MSEL_NOR | \
96 CSPR_V)
97#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
98#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
99 FTIM0_NOR_TEADC(0x5) | \
100 FTIM0_NOR_TEAHC(0x5))
101#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
102 FTIM1_NOR_TRAD_NOR(0x1a) |\
103 FTIM1_NOR_TSEQRAD_NOR(0x13))
104#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
105 FTIM2_NOR_TCH(0x4) | \
106 FTIM2_NOR_TWPH(0x0E) | \
107 FTIM2_NOR_TWP(0x1c))
108#define CONFIG_SYS_NOR_FTIM3 0x04000000
109#define CONFIG_SYS_IFC_CCR 0x01000000
110
Masahiro Yamada8cea9b52017-02-11 22:43:54 +0900111#ifdef CONFIG_MTD_NOR_FLASH
York Sune12abcb2015-03-20 19:28:24 -0700112#define CONFIG_FLASH_CFI_DRIVER
113#define CONFIG_SYS_FLASH_CFI
114#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
115#define CONFIG_SYS_FLASH_QUIET_TEST
116#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
117
118#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
119#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
120#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
121#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
122
123#define CONFIG_SYS_FLASH_EMPTY_INFO
124#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
125 CONFIG_SYS_FLASH_BASE + 0x40000000}
126#endif
127
128#define CONFIG_NAND_FSL_IFC
129#define CONFIG_SYS_NAND_MAX_ECCPOS 256
130#define CONFIG_SYS_NAND_MAX_OOBFREE 2
131
York Sune12abcb2015-03-20 19:28:24 -0700132#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
133#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
134 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
135 | CSPR_MSEL_NAND /* MSEL = NAND */ \
136 | CSPR_V)
137#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
138
139#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
140 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
141 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
142 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
143 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
144 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
145 | CSOR_NAND_PB(128)) /* Pages Per Block 128*/
146
147#define CONFIG_SYS_NAND_ONFI_DETECTION
148
149/* ONFI NAND Flash mode0 Timing Params */
150#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x0e) | \
151 FTIM0_NAND_TWP(0x30) | \
152 FTIM0_NAND_TWCHT(0x0e) | \
153 FTIM0_NAND_TWH(0x14))
154#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x64) | \
155 FTIM1_NAND_TWBE(0xab) | \
156 FTIM1_NAND_TRR(0x1c) | \
157 FTIM1_NAND_TRP(0x30))
158#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x1e) | \
159 FTIM2_NAND_TREH(0x14) | \
160 FTIM2_NAND_TWHRE(0x3c))
161#define CONFIG_SYS_NAND_FTIM3 0x0
162
163#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
164#define CONFIG_SYS_MAX_NAND_DEVICE 1
165#define CONFIG_MTD_NAND_VERIFY_WRITE
166#define CONFIG_CMD_NAND
167
168#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
York Sune12abcb2015-03-20 19:28:24 -0700169#define CONFIG_FSL_QIXIS /* use common QIXIS code */
170#define QIXIS_LBMAP_SWITCH 0x06
171#define QIXIS_LBMAP_MASK 0x0f
172#define QIXIS_LBMAP_SHIFT 0
173#define QIXIS_LBMAP_DFLTBANK 0x00
174#define QIXIS_LBMAP_ALTBANK 0x04
Scott Wood212b8d82015-03-24 13:25:03 -0700175#define QIXIS_LBMAP_NAND 0x09
York Sune12abcb2015-03-20 19:28:24 -0700176#define QIXIS_RST_CTL_RESET 0x31
177#define QIXIS_RST_CTL_RESET_EN 0x30
178#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
179#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
180#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Scott Wood212b8d82015-03-24 13:25:03 -0700181#define QIXIS_RCW_SRC_NAND 0x119
York Sune12abcb2015-03-20 19:28:24 -0700182#define QIXIS_RST_FORCE_MEM 0x01
183
184#define CONFIG_SYS_CSPR3_EXT (0x0)
185#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
186 | CSPR_PORT_SIZE_8 \
187 | CSPR_MSEL_GPCM \
188 | CSPR_V)
189#define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
190 | CSPR_PORT_SIZE_8 \
191 | CSPR_MSEL_GPCM \
192 | CSPR_V)
193
194#define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
195#define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12)
196/* QIXIS Timing parameters for IFC CS3 */
197#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
198 FTIM0_GPCM_TEADC(0x0e) | \
199 FTIM0_GPCM_TEAHC(0x0e))
200#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
201 FTIM1_GPCM_TRAD(0x3f))
202#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
203 FTIM2_GPCM_TCH(0xf) | \
204 FTIM2_GPCM_TWP(0x3E))
205#define CONFIG_SYS_CS3_FTIM3 0x0
206
Scott Wood212b8d82015-03-24 13:25:03 -0700207#if defined(CONFIG_SPL) && defined(CONFIG_NAND)
208#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
209#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR_EARLY
210#define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR0_CSPR
211#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
212#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
213#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
214#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
215#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
216#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
217#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
218#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
219#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
220#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
221#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
222#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
223#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
224#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
225
Scott Wood212b8d82015-03-24 13:25:03 -0700226#define CONFIG_ENV_OFFSET (2048 * 1024)
227#define CONFIG_ENV_SECT_SIZE 0x20000
228#define CONFIG_ENV_SIZE 0x2000
229#define CONFIG_SPL_PAD_TO 0x80000
230#define CONFIG_SYS_NAND_U_BOOT_OFFS (1024 * 1024)
231#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 * 1024)
232#else
York Sune12abcb2015-03-20 19:28:24 -0700233#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
234#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
235#define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
236#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
237#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
238#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
239#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
240#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
241#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
242#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
243#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
244#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
245#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
246#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
247#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
248#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
249#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
250
Santan Kumar0f0173d2017-04-28 12:47:24 +0530251#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x300000)
Scott Wood212b8d82015-03-24 13:25:03 -0700252#define CONFIG_ENV_SECT_SIZE 0x20000
253#define CONFIG_ENV_SIZE 0x2000
254#endif
255
York Sune12abcb2015-03-20 19:28:24 -0700256/* Debug Server firmware */
257#define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
258#define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
Priyanka Jain7d05b992017-04-28 10:41:35 +0530259#endif
York Sune12abcb2015-03-20 19:28:24 -0700260#define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
261
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530262#ifdef CONFIG_TARGET_LS2081ARDB
263#define CONFIG_FSL_QIXIS /* use common QIXIS code */
264#define QIXIS_QMAP_MASK 0x07
265#define QIXIS_QMAP_SHIFT 5
266#define QIXIS_LBMAP_DFLTBANK 0x00
267#define QIXIS_LBMAP_QSPI 0x00
268#define QIXIS_RCW_SRC_QSPI 0x62
269#define QIXIS_LBMAP_ALTBANK 0x20
270#define QIXIS_RST_CTL_RESET 0x31
271#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
272#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
273#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
274#define QIXIS_LBMAP_MASK 0x0f
275#define QIXIS_RST_CTL_RESET_EN 0x30
276#endif
277
York Sune12abcb2015-03-20 19:28:24 -0700278/*
279 * I2C
280 */
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530281#ifdef CONFIG_TARGET_LS2081ARDB
282#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
283#endif
Prabhakar Kushwahad561e2d2015-05-28 14:54:01 +0530284#define I2C_MUX_PCA_ADDR 0x75
285#define I2C_MUX_PCA_ADDR_PRI 0x75 /* Primary Mux*/
York Sune12abcb2015-03-20 19:28:24 -0700286
287/* I2C bus multiplexer */
288#define I2C_MUX_CH_DEFAULT 0x8
289
Haikun Wang7e3180d2015-07-03 16:51:35 +0800290/* SPI */
Priyanka Jain7d05b992017-04-28 10:41:35 +0530291#if defined(CONFIG_FSL_QSPI) || defined(CONFIG_FSL_DSPI)
Haikun Wang7e3180d2015-07-03 16:51:35 +0800292#define CONFIG_SPI_FLASH
Priyanka Jain7d05b992017-04-28 10:41:35 +0530293#ifdef CONFIG_FSL_QSPI
Yuan Yaod95dcae2016-10-11 12:13:40 +0800294#define CONFIG_SPI_FLASH_STMICRO
Haikun Wang7e3180d2015-07-03 16:51:35 +0800295#endif
Priyanka Jain7d05b992017-04-28 10:41:35 +0530296#ifdef CONFIG_FSL_QSPI
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530297#ifdef CONFIG_TARGET_LS2081ARDB
298#define CONFIG_SPI_FLASH_STMICRO
299#else
Priyanka Jain7d05b992017-04-28 10:41:35 +0530300#define CONFIG_SPI_FLASH_SPANSION
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530301#endif
Priyanka Jain7d05b992017-04-28 10:41:35 +0530302#define FSL_QSPI_FLASH_SIZE SZ_64M /* 64MB */
303#define FSL_QSPI_FLASH_NUM 2
304#endif
305#endif
Haikun Wang7e3180d2015-07-03 16:51:35 +0800306
York Sune12abcb2015-03-20 19:28:24 -0700307/*
308 * RTC configuration
309 */
310#define RTC
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530311#ifdef CONFIG_TARGET_LS2081ARDB
312#define CONFIG_RTC_PCF8563 1
313#define CONFIG_SYS_I2C_RTC_ADDR 0x51
314#else
York Sune12abcb2015-03-20 19:28:24 -0700315#define CONFIG_RTC_DS3231 1
316#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530317#endif
York Sune12abcb2015-03-20 19:28:24 -0700318
319/* EEPROM */
320#define CONFIG_ID_EEPROM
York Sune12abcb2015-03-20 19:28:24 -0700321#define CONFIG_SYS_I2C_EEPROM_NXID
322#define CONFIG_SYS_EEPROM_BUS_NUM 0
323#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
324#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
325#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
326#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
327
York Sune12abcb2015-03-20 19:28:24 -0700328#define CONFIG_FSL_MEMAC
York Sune12abcb2015-03-20 19:28:24 -0700329
330#ifdef CONFIG_PCI
York Sune12abcb2015-03-20 19:28:24 -0700331#define CONFIG_PCI_SCAN_SHOW
332#define CONFIG_CMD_PCI
York Sune12abcb2015-03-20 19:28:24 -0700333#endif
334
Yangbo Lud0e295d2015-03-20 19:28:31 -0700335/* MMC */
Yangbo Lud0e295d2015-03-20 19:28:31 -0700336#ifdef CONFIG_MMC
Yangbo Lud0e295d2015-03-20 19:28:31 -0700337#define CONFIG_FSL_ESDHC
338#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Yangbo Lud0e295d2015-03-20 19:28:31 -0700339#endif
York Sune12abcb2015-03-20 19:28:24 -0700340
Yangbo Lucf005552015-05-28 14:53:55 +0530341#define CONFIG_MISC_INIT_R
342
Nikhil Badola817c1f02015-06-26 17:02:18 +0530343/*
344 * USB
345 */
346#define CONFIG_HAS_FSL_XHCI_USB
Nikhil Badola817c1f02015-06-26 17:02:18 +0530347#define CONFIG_USB_XHCI_FSL
Nikhil Badola817c1f02015-06-26 17:02:18 +0530348#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
349#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
Nikhil Badola817c1f02015-06-26 17:02:18 +0530350
Alexander Graf39e4f242016-11-17 01:03:02 +0100351#undef CONFIG_CMDLINE_EDITING
352#include <config_distro_defaults.h>
353
354#define BOOT_TARGET_DEVICES(func) \
355 func(USB, usb, 0) \
356 func(MMC, mmc, 0) \
357 func(SCSI, scsi, 0) \
358 func(DHCP, dhcp, na)
359#include <config_distro_bootcmd.h>
360
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530361#ifdef CONFIG_QSPI_BOOT
362#define MC_INIT_CMD \
363 "mcinitcmd=env exists secureboot && " \
364 "esbc_validate 0x20700000 && " \
365 "esbc_validate 0x20740000;" \
366 "fsl_mc start mc 0x20a00000 0x20e00000 \0"
367#else
368#define MC_INIT_CMD \
369 "mcinitcmd=env exists secureboot && " \
370 "esbc_validate 0x580700000 && " \
371 "esbc_validate 0x580740000; " \
372 "fsl_mc start mc 0x580a00000 0x580e00000 \0"
373#endif
374
York Sune12abcb2015-03-20 19:28:24 -0700375/* Initial environment variables */
376#undef CONFIG_EXTRA_ENV_SETTINGS
Udit Agarwal18583432017-01-06 15:58:57 +0530377#define CONFIG_EXTRA_ENV_SETTINGS \
378 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Udit Agarwal18583432017-01-06 15:58:57 +0530379 "ramdisk_addr=0x800000\0" \
380 "ramdisk_size=0x2000000\0" \
381 "fdt_high=0xa0000000\0" \
382 "initrd_high=0xffffffffffffffff\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800383 "fdt_addr=0x64f00000\0" \
384 "kernel_addr=0x65000000\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530385 "kernel_start=0x1000000\0" \
386 "kernelheader_start=0x800000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800387 "scriptaddr=0x80000000\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530388 "scripthdraddr=0x80080000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800389 "fdtheader_addr_r=0x80100000\0" \
390 "kernelheader_addr_r=0x80200000\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530391 "kernelheader_addr=0x580800000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800392 "kernel_addr_r=0x81000000\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530393 "kernelheader_size=0x40000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800394 "fdt_addr_r=0x90000000\0" \
395 "load_addr=0xa0000000\0" \
Udit Agarwal18583432017-01-06 15:58:57 +0530396 "kernel_size=0x2800000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800397 "console=ttyAMA0,38400n8\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530398 MC_INIT_CMD \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800399 BOOTENV \
400 "boot_scripts=ls2088ardb_boot.scr\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530401 "boot_script_hdr=hdr_ls2088ardb_bs.out\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800402 "scan_dev_for_boot_part=" \
403 "part list ${devtype} ${devnum} devplist; " \
404 "env exists devplist || setenv devplist 1; " \
405 "for distro_bootpart in ${devplist}; do " \
406 "if fstype ${devtype} " \
407 "${devnum}:${distro_bootpart} " \
408 "bootfstype; then " \
409 "run scan_dev_for_boot; " \
410 "fi; " \
411 "done\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530412 "scan_dev_for_boot=" \
413 "echo Scanning ${devtype} " \
414 "${devnum}:${distro_bootpart}...; " \
415 "for prefix in ${boot_prefixes}; do " \
416 "run scan_dev_for_scripts; " \
417 "done;\0" \
418 "boot_a_script=" \
419 "load ${devtype} ${devnum}:${distro_bootpart} " \
420 "${scriptaddr} ${prefix}${script}; " \
421 "env exists secureboot && load ${devtype} " \
422 "${devnum}:${distro_bootpart} " \
423 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
424 "&& esbc_validate ${scripthdraddr};" \
425 "source ${scriptaddr}\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800426 "installer=load mmc 0:2 $load_addr " \
427 "/flex_installer_arm64.itb; " \
428 "bootm $load_addr#ls2088ardb\0" \
429 "qspi_bootcmd=echo Trying load from qspi..;" \
430 "sf probe && sf read $load_addr " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530431 "$kernel_start $kernel_size ; env exists secureboot &&" \
432 "sf read $kernelheader_addr_r $kernelheader_start " \
433 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800434 " bootm $load_addr#$board\0" \
435 "nor_bootcmd=echo Trying load from nor..;" \
436 "cp.b $kernel_addr $load_addr " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530437 "$kernel_size ; env exists secureboot && " \
438 "cp.b $kernelheader_addr $kernelheader_addr_r " \
439 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
440 "bootm $load_addr#$board\0"
Prabhakar Kushwahaf4392592015-08-02 09:11:44 +0530441
Alexander Graf39e4f242016-11-17 01:03:02 +0100442#undef CONFIG_BOOTCOMMAND
Priyanka Jain7d05b992017-04-28 10:41:35 +0530443#ifdef CONFIG_QSPI_BOOT
444/* Try to boot an on-QSPI kernel first, then do normal distro boot */
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800445#define CONFIG_BOOTCOMMAND \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530446 "env exists mcinitcmd && env exists secureboot "\
447 "&& esbc_validate 0x20780000; " \
448 "env exists mcinitcmd && " \
449 "fsl_mc lazyapply dpl 0x20d00000; " \
450 "run distro_bootcmd;run qspi_bootcmd; " \
451 "env exists secureboot && esbc_halt; "
Priyanka Jain7d05b992017-04-28 10:41:35 +0530452#else
Alexander Graf39e4f242016-11-17 01:03:02 +0100453/* Try to boot an on-NOR kernel first, then do normal distro boot */
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800454#define CONFIG_BOOTCOMMAND \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530455 "env exists mcinitcmd && env exists secureboot "\
456 "&& esbc_validate 0x580780000; env exists mcinitcmd "\
457 "&& fsl_mc lazyapply dpl 0x580d00000;" \
458 "run distro_bootcmd;run nor_bootcmd; " \
459 "env exists secureboot && esbc_halt; "
Priyanka Jain7d05b992017-04-28 10:41:35 +0530460#endif
Alexander Graf39e4f242016-11-17 01:03:02 +0100461
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800462#undef CONFIG_BOOTARGS
463#define CONFIG_BOOTARGS "console=ttyS1,115200 root=/dev/ram0 " \
464 "earlycon=uart8250,mmio,0x21c0600 " \
465 "ramdisk_size=0x2000000 default_hugepagesz=2m" \
466 " hugepagesz=2m hugepages=256"
467
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530468/* MAC/PHY configuration */
469#ifdef CONFIG_FSL_MC_ENET
470#define CONFIG_PHYLIB_10G
Shaohui Xie3d3a7b92015-09-24 18:20:32 +0800471#define CONFIG_PHY_AQUANTIA
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530472#define CONFIG_PHY_CORTINA
473#define CONFIG_PHYLIB
474#define CONFIG_SYS_CORTINA_FW_IN_NOR
Priyanka Jain7d05b992017-04-28 10:41:35 +0530475#ifdef CONFIG_QSPI_BOOT
476#define CONFIG_CORTINA_FW_ADDR 0x20980000
477#else
Santan Kumar0f0173d2017-04-28 12:47:24 +0530478#define CONFIG_CORTINA_FW_ADDR 0x580980000
Priyanka Jain7d05b992017-04-28 10:41:35 +0530479#endif
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530480#define CONFIG_CORTINA_FW_LENGTH 0x40000
481
482#define CORTINA_PHY_ADDR1 0x10
483#define CORTINA_PHY_ADDR2 0x11
484#define CORTINA_PHY_ADDR3 0x12
485#define CORTINA_PHY_ADDR4 0x13
486#define AQ_PHY_ADDR1 0x00
487#define AQ_PHY_ADDR2 0x01
488#define AQ_PHY_ADDR3 0x02
489#define AQ_PHY_ADDR4 0x03
Shaohui Xie8c7ce822016-01-28 15:38:15 +0800490#define AQR405_IRQ_MASK 0x36
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530491
492#define CONFIG_MII
Prabhakar Kushwaha0a95f8f2016-04-19 08:53:42 +0530493#define CONFIG_ETHPRIME "DPMAC1@xgmii"
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530494#define CONFIG_PHY_GIGE
Prabhakar Kushwaha7b3a6bc2015-06-28 11:03:59 +0530495#define CONFIG_PHY_AQUANTIA
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530496#endif
497
Saksham Jainc0c38d22016-03-23 16:24:35 +0530498#include <asm/fsl_secure_boot.h>
499
York Sune12abcb2015-03-20 19:28:24 -0700500#endif /* __LS2_RDB_H */