blob: d1155e81263e8d948144cb1d84a3098e3c41f161 [file] [log] [blame]
wdenk9c53f402003-10-15 23:53:47 +00001/*
Kumar Gala8975d7a2010-12-30 12:09:53 -06002 * Copyright 2007-2011 Freescale Semiconductor, Inc.
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -05003 *
wdenk9c53f402003-10-15 23:53:47 +00004 * (C) Copyright 2003 Motorola Inc.
5 * Modified by Xianghua Xiao, X.Xiao@motorola.com
6 *
7 * (C) Copyright 2000
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29#include <common.h>
30#include <watchdog.h>
31#include <asm/processor.h>
32#include <ioports.h>
Kumar Galaeb453df2010-04-20 10:21:25 -050033#include <sata.h>
Kumar Gala2683c532011-04-13 08:37:44 -050034#include <fm_eth.h>
wdenk9c53f402003-10-15 23:53:47 +000035#include <asm/io.h>
Kumar Gala6b245b92010-05-05 22:35:27 -050036#include <asm/cache.h>
Kumar Gala9772ee72008-01-16 22:38:34 -060037#include <asm/mmu.h>
Kumar Gala95fd2f62008-01-16 01:13:58 -060038#include <asm/fsl_law.h>
Kumar Galaeb453df2010-04-20 10:21:25 -050039#include <asm/fsl_serdes.h>
Liu Gang4cc85322012-03-08 00:33:17 +000040#include <asm/fsl_srio.h>
York Sun53155532012-08-08 18:04:53 +000041#include <hwconfig.h>
Timur Tabid7acf5c2011-11-21 17:10:23 -060042#include <linux/compiler.h>
Kumar Gala36d6b3f2008-01-17 16:48:33 -060043#include "mp.h"
Timur Tabi275f4bb2011-11-22 09:21:25 -060044#ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND
Haiying Wangc0938d62011-02-07 16:14:15 -050045#include <nand.h>
46#include <errno.h>
47#endif
wdenk9c53f402003-10-15 23:53:47 +000048
Timur Tabid7acf5c2011-11-21 17:10:23 -060049#include "../../../../drivers/block/fsl_sata.h"
50
Wolfgang Denk6405a152006-03-31 18:32:53 +020051DECLARE_GLOBAL_DATA_PTR;
52
Andy Flemingee0e9172007-08-14 00:14:25 -050053#ifdef CONFIG_QE
54extern qe_iop_conf_t qe_iop_conf_tab[];
55extern void qe_config_iopin(u8 port, u8 pin, int dir,
56 int open_drain, int assign);
57extern void qe_init(uint qe_base);
58extern void qe_reset(void);
59
60static void config_qe_ioports(void)
61{
62 u8 port, pin;
63 int dir, open_drain, assign;
64 int i;
65
66 for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
67 port = qe_iop_conf_tab[i].port;
68 pin = qe_iop_conf_tab[i].pin;
69 dir = qe_iop_conf_tab[i].dir;
70 open_drain = qe_iop_conf_tab[i].open_drain;
71 assign = qe_iop_conf_tab[i].assign;
72 qe_config_iopin(port, pin, dir, open_drain, assign);
73 }
74}
75#endif
Matthew McClintock148e26a2006-06-28 10:43:36 -050076
Jon Loeligerf5ad3782005-07-23 10:37:35 -050077#ifdef CONFIG_CPM2
Kumar Galacd113a02007-11-28 00:36:33 -060078void config_8560_ioports (volatile ccsr_cpm_t * cpm)
wdenk9c53f402003-10-15 23:53:47 +000079{
80 int portnum;
81
82 for (portnum = 0; portnum < 4; portnum++) {
83 uint pmsk = 0,
84 ppar = 0,
85 psor = 0,
86 pdir = 0,
87 podr = 0,
88 pdat = 0;
89 iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
90 iop_conf_t *eiopc = iopc + 32;
91 uint msk = 1;
92
93 /*
94 * NOTE:
95 * index 0 refers to pin 31,
96 * index 31 refers to pin 0
97 */
98 while (iopc < eiopc) {
99 if (iopc->conf) {
100 pmsk |= msk;
101 if (iopc->ppar)
102 ppar |= msk;
103 if (iopc->psor)
104 psor |= msk;
105 if (iopc->pdir)
106 pdir |= msk;
107 if (iopc->podr)
108 podr |= msk;
109 if (iopc->pdat)
110 pdat |= msk;
111 }
112
113 msk <<= 1;
114 iopc++;
115 }
116
117 if (pmsk != 0) {
Kumar Galacd113a02007-11-28 00:36:33 -0600118 volatile ioport_t *iop = ioport_addr (cpm, portnum);
wdenk9c53f402003-10-15 23:53:47 +0000119 uint tpmsk = ~pmsk;
120
121 /*
122 * the (somewhat confused) paragraph at the
123 * bottom of page 35-5 warns that there might
124 * be "unknown behaviour" when programming
125 * PSORx and PDIRx, if PPARx = 1, so I
126 * decided this meant I had to disable the
127 * dedicated function first, and enable it
128 * last.
129 */
130 iop->ppar &= tpmsk;
131 iop->psor = (iop->psor & tpmsk) | psor;
132 iop->podr = (iop->podr & tpmsk) | podr;
133 iop->pdat = (iop->pdat & tpmsk) | pdat;
134 iop->pdir = (iop->pdir & tpmsk) | pdir;
135 iop->ppar |= ppar;
136 }
137 }
138}
139#endif
140
Kumar Gala76eef3e2009-03-19 03:40:08 -0500141#ifdef CONFIG_SYS_FSL_CPC
142static void enable_cpc(void)
143{
144 int i;
145 u32 size = 0;
146
147 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
148
149 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
150 u32 cpccfg0 = in_be32(&cpc->cpccfg0);
151 size += CPC_CFG0_SZ_K(cpccfg0);
Shaohui Xie25a2b392011-03-16 10:10:32 +0800152#ifdef CONFIG_RAMBOOT_PBL
153 if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) {
154 /* find and disable LAW of SRAM */
155 struct law_entry law = find_law(CONFIG_SYS_INIT_L3_ADDR);
156
157 if (law.index == -1) {
158 printf("\nFatal error happened\n");
159 return;
160 }
161 disable_law(law.index);
162
163 clrbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_CDQ_SPEC_DIS);
164 out_be32(&cpc->cpccsr0, 0);
165 out_be32(&cpc->cpcsrcr0, 0);
166 }
167#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500168
Kumar Gala9780b592011-01-13 01:54:01 -0600169#ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A002
170 setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_TAG_ECC_SCRUB_DIS);
171#endif
Kumar Gala887c0e12011-01-13 01:56:18 -0600172#ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A003
173 setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_DATA_ECC_SCRUB_DIS);
174#endif
Kumar Gala9780b592011-01-13 01:54:01 -0600175
Kumar Gala76eef3e2009-03-19 03:40:08 -0500176 out_be32(&cpc->cpccsr0, CPC_CSR0_CE | CPC_CSR0_PE);
177 /* Read back to sync write */
178 in_be32(&cpc->cpccsr0);
179
180 }
181
182 printf("Corenet Platform Cache: %d KB enabled\n", size);
183}
184
Kim Phillips402673f2012-10-29 13:34:38 +0000185static void invalidate_cpc(void)
Kumar Gala76eef3e2009-03-19 03:40:08 -0500186{
187 int i;
188 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
189
190 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
Shaohui Xie25a2b392011-03-16 10:10:32 +0800191 /* skip CPC when it used as all SRAM */
192 if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN)
193 continue;
Kumar Gala76eef3e2009-03-19 03:40:08 -0500194 /* Flash invalidate the CPC and clear all the locks */
195 out_be32(&cpc->cpccsr0, CPC_CSR0_FI | CPC_CSR0_LFC);
196 while (in_be32(&cpc->cpccsr0) & (CPC_CSR0_FI | CPC_CSR0_LFC))
197 ;
198 }
199}
200#else
201#define enable_cpc()
202#define invalidate_cpc()
203#endif /* CONFIG_SYS_FSL_CPC */
204
wdenk9c53f402003-10-15 23:53:47 +0000205/*
206 * Breathe some life into the CPU...
207 *
208 * Set up the memory map
209 * initialize a bunch of registers
210 */
211
Kumar Gala24f86a82009-09-17 01:52:37 -0500212#ifdef CONFIG_FSL_CORENET
213static void corenet_tb_init(void)
214{
215 volatile ccsr_rcpm_t *rcpm =
216 (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
217 volatile ccsr_pic_t *pic =
Kim Phillips2ecbfeb2010-08-09 18:39:57 -0500218 (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
Kumar Gala24f86a82009-09-17 01:52:37 -0500219 u32 whoami = in_be32(&pic->whoami);
220
221 /* Enable the timebase register for this core */
222 out_be32(&rcpm->ctbenrl, (1 << whoami));
223}
224#endif
225
wdenk9c53f402003-10-15 23:53:47 +0000226void cpu_init_f (void)
227{
wdenk9c53f402003-10-15 23:53:47 +0000228 extern void m8560_cpm_reset (void);
Stephen George5bbf29c2011-07-20 09:47:26 -0500229#ifdef CONFIG_SYS_DCSRBAR_PHYS
230 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
231#endif
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000232#if defined(CONFIG_SECURE_BOOT)
233 struct law_entry law;
234#endif
Peter Tyser30103c62008-11-11 10:17:10 -0600235#ifdef CONFIG_MPC8548
236 ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
237 uint svr = get_svr();
238
239 /*
240 * CPU2 errata workaround: A core hang possible while executing
241 * a msync instruction and a snoopable transaction from an I/O
242 * master tagged to make quick forward progress is present.
243 * Fixed in silicon rev 2.1.
244 */
245 if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
246 out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
247#endif
wdenk9c53f402003-10-15 23:53:47 +0000248
Kumar Gala9772ee72008-01-16 22:38:34 -0600249 disable_tlb(14);
250 disable_tlb(15);
251
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000252#if defined(CONFIG_SECURE_BOOT)
253 /* Disable the LAW created for NOR flash by the PBI commands */
254 law = find_law(CONFIG_SYS_PBI_FLASH_BASE);
255 if (law.index != -1)
256 disable_law(law.index);
257#endif
258
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500259#ifdef CONFIG_CPM2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200260 config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR);
wdenk9c53f402003-10-15 23:53:47 +0000261#endif
262
Becky Bruce0d4cee12010-06-17 11:37:20 -0500263 init_early_memctl_regs();
wdenk9c53f402003-10-15 23:53:47 +0000264
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500265#if defined(CONFIG_CPM2)
wdenk9c53f402003-10-15 23:53:47 +0000266 m8560_cpm_reset();
267#endif
Andy Flemingee0e9172007-08-14 00:14:25 -0500268#ifdef CONFIG_QE
269 /* Config QE ioports */
270 config_qe_ioports();
271#endif
Peter Tysera9af1dc2009-06-30 17:15:47 -0500272#if defined(CONFIG_FSL_DMA)
273 dma_init();
274#endif
Kumar Gala24f86a82009-09-17 01:52:37 -0500275#ifdef CONFIG_FSL_CORENET
276 corenet_tb_init();
277#endif
Kumar Gala42f99182009-11-12 10:26:16 -0600278 init_used_tlb_cams();
Kumar Gala76eef3e2009-03-19 03:40:08 -0500279
280 /* Invalidate the CPC before DDR gets enabled */
281 invalidate_cpc();
Stephen George5bbf29c2011-07-20 09:47:26 -0500282
283 #ifdef CONFIG_SYS_DCSRBAR_PHYS
284 /* set DCSRCR so that DCSR space is 1G */
285 setbits_be32(&gur->dcsrcr, FSL_CORENET_DCSR_SZ_1G);
286 in_be32(&gur->dcsrcr);
287#endif
288
wdenk9c53f402003-10-15 23:53:47 +0000289}
290
Kumar Galaa38a9ce2010-12-15 03:50:47 -0600291/* Implement a dummy function for those platforms w/o SERDES */
292static void __fsl_serdes__init(void)
293{
294 return ;
295}
296__attribute__((weak, alias("__fsl_serdes__init"))) void fsl_serdes_init(void);
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500297
York Sunc3d87b12012-10-08 07:44:08 +0000298#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
299int enable_cluster_l2(void)
300{
301 int i = 0;
302 u32 cluster;
303 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
304 struct ccsr_cluster_l2 __iomem *l2cache;
305
306 cluster = in_be32(&gur->tp_cluster[i].lower);
307 if (cluster & TP_CLUSTER_EOC)
308 return 0;
309
310 /* The first cache has already been set up, so skip it */
311 i++;
312
313 /* Look through the remaining clusters, and set up their caches */
314 do {
315 l2cache = (void __iomem *)(CONFIG_SYS_FSL_CLUSTER_1_L2 + i * 0x40000);
316 cluster = in_be32(&gur->tp_cluster[i].lower);
317
318 /* set stash ID to (cluster) * 2 + 32 + 1 */
319 clrsetbits_be32(&l2cache->l2csr1, 0xff, 32 + i * 2 + 1);
320
321 printf("enable l2 for cluster %d %p\n", i, l2cache);
322
323 out_be32(&l2cache->l2csr0, L2CSR0_L2FI|L2CSR0_L2LFC);
324 while ((in_be32(&l2cache->l2csr0) &
325 (L2CSR0_L2FI|L2CSR0_L2LFC)) != 0)
326 ;
327 out_be32(&l2cache->l2csr0, L2CSR0_L2E);
328 i++;
329 } while (!(cluster & TP_CLUSTER_EOC));
330
331 return 0;
332}
333#endif
334
wdenk9c53f402003-10-15 23:53:47 +0000335/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500336 * Initialize L2 as cache.
337 *
338 * The newer 8548, etc, parts have twice as much cache, but
339 * use the same bit-encoding as the older 8555, etc, parts.
340 *
wdenk9c53f402003-10-15 23:53:47 +0000341 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500342int cpu_init_r(void)
wdenk9c53f402003-10-15 23:53:47 +0000343{
Timur Tabid7acf5c2011-11-21 17:10:23 -0600344 __maybe_unused u32 svr = get_svr();
Lan Chunhee0ef7322010-04-21 07:40:50 -0500345#ifdef CONFIG_SYS_LBC_LCRR
York Sunc3d87b12012-10-08 07:44:08 +0000346 fsl_lbc_t *lbc = (void __iomem *)LBC_BASE_ADDR;
347#endif
348#ifdef CONFIG_L2_CACHE
349 ccsr_l2cache_t *l2cache = (void __iomem *)CONFIG_SYS_MPC85xx_L2_ADDR;
350#elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2)
351 struct ccsr_cluster_l2 * l2cache = (void __iomem *)CONFIG_SYS_FSL_CLUSTER_1_L2;
Lan Chunhee0ef7322010-04-21 07:40:50 -0500352#endif
York Sun8589d1f2012-11-08 12:33:39 +0000353#if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP)
York Sunf066a042012-10-28 08:12:54 +0000354 extern int spin_table_compat;
355 const char *spin;
356#endif
Lan Chunhee0ef7322010-04-21 07:40:50 -0500357
York Sun9ed88112012-05-07 07:26:47 +0000358#if defined(CONFIG_SYS_P4080_ERRATUM_CPU22) || \
359 defined(CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011)
360 /*
York Sun53155532012-08-08 18:04:53 +0000361 * CPU22 and NMG_CPU_A011 share the same workaround.
York Sun9ed88112012-05-07 07:26:47 +0000362 * CPU22 applies to P4080 rev 1.0, 2.0, fixed in 3.0
363 * NMG_CPU_A011 applies to P4080 rev 1.0, 2.0, fixed in 3.0
York Sun53155532012-08-08 18:04:53 +0000364 * also applies to P3041 rev 1.0, 1.1, P2041 rev 1.0, 1.1, both
365 * fixed in 2.0. NMG_CPU_A011 is activated by default and can
366 * be disabled by hwconfig with syntax:
367 *
368 * fsl_cpu_a011:disable
York Sun9ed88112012-05-07 07:26:47 +0000369 */
York Sun53155532012-08-08 18:04:53 +0000370 extern int enable_cpu_a011_workaround;
371#ifdef CONFIG_SYS_P4080_ERRATUM_CPU22
372 enable_cpu_a011_workaround = (SVR_MAJ(svr) < 3);
373#else
374 char buffer[HWCONFIG_BUFFER_SIZE];
375 char *buf = NULL;
376 int n, res;
377
378 n = getenv_f("hwconfig", buffer, sizeof(buffer));
379 if (n > 0)
380 buf = buffer;
381
382 res = hwconfig_arg_cmp_f("fsl_cpu_a011", "disable", buf);
383 if (res > 0)
384 enable_cpu_a011_workaround = 0;
385 else {
386 if (n >= HWCONFIG_BUFFER_SIZE) {
387 printf("fsl_cpu_a011 was not found. hwconfig variable "
388 "may be too long\n");
389 }
390 enable_cpu_a011_workaround =
391 (SVR_SOC_VER(svr) == SVR_P4080 && SVR_MAJ(svr) < 3) ||
392 (SVR_SOC_VER(svr) != SVR_P4080 && SVR_MAJ(svr) < 2);
393 }
394#endif
395 if (enable_cpu_a011_workaround) {
York Sund755c832012-05-07 07:26:45 +0000396 flush_dcache();
397 mtspr(L1CSR2, (mfspr(L1CSR2) | L1CSR2_DCWS));
398 sync();
399 }
Kumar Gala6b245b92010-05-05 22:35:27 -0500400#endif
401
York Sun8589d1f2012-11-08 12:33:39 +0000402#if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP)
York Sunf066a042012-10-28 08:12:54 +0000403 spin = getenv("spin_table_compat");
404 if (spin && (*spin == 'n'))
405 spin_table_compat = 0;
406 else
407 spin_table_compat = 1;
408#endif
409
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200410 puts ("L2: ");
411
wdenk9c53f402003-10-15 23:53:47 +0000412#if defined(CONFIG_L2_CACHE)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500413 volatile uint cache_ctl;
Timur Tabid7acf5c2011-11-21 17:10:23 -0600414 uint ver;
Kumar Gala20119972008-07-14 14:07:00 -0500415 u32 l2siz_field;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500416
Kumar Gala1f109fd2008-04-08 10:45:50 -0500417 ver = SVR_SOC_VER(svr);
wdenk9c53f402003-10-15 23:53:47 +0000418
419 asm("msync;isync");
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500420 cache_ctl = l2cache->l2ctl;
Mingkai Hu0255cd72009-09-11 14:19:10 +0800421
422#if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
423 if (cache_ctl & MPC85xx_L2CTL_L2E) {
424 /* Clear L2 SRAM memory-mapped base address */
425 out_be32(&l2cache->l2srbar0, 0x0);
426 out_be32(&l2cache->l2srbar1, 0x0);
427
428 /* set MBECCDIS=0, SBECCDIS=0 */
429 clrbits_be32(&l2cache->l2errdis,
430 (MPC85xx_L2ERRDIS_MBECC |
431 MPC85xx_L2ERRDIS_SBECC));
432
433 /* set L2E=0, L2SRAM=0 */
434 clrbits_be32(&l2cache->l2ctl,
435 (MPC85xx_L2CTL_L2E |
436 MPC85xx_L2CTL_L2SRAM_ENTIRE));
437 }
438#endif
439
Kumar Gala20119972008-07-14 14:07:00 -0500440 l2siz_field = (cache_ctl >> 28) & 0x3;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500441
Kumar Gala20119972008-07-14 14:07:00 -0500442 switch (l2siz_field) {
443 case 0x0:
444 printf(" unknown size (0x%08x)\n", cache_ctl);
445 return -1;
446 break;
447 case 0x1:
448 if (ver == SVR_8540 || ver == SVR_8560 ||
York Sun8cb65482012-07-06 17:10:33 -0500449 ver == SVR_8541 || ver == SVR_8555) {
Kumar Gala20119972008-07-14 14:07:00 -0500450 puts("128 KB ");
451 /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 Kbyte) */
452 cache_ctl = 0xc4000000;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500453 } else {
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200454 puts("256 KB ");
Kumar Gala20119972008-07-14 14:07:00 -0500455 cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
456 }
457 break;
458 case 0x2:
459 if (ver == SVR_8540 || ver == SVR_8560 ||
York Sun8cb65482012-07-06 17:10:33 -0500460 ver == SVR_8541 || ver == SVR_8555) {
Kumar Gala20119972008-07-14 14:07:00 -0500461 puts("256 KB ");
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500462 /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 Kbyte) */
463 cache_ctl = 0xc8000000;
Kumar Gala20119972008-07-14 14:07:00 -0500464 } else {
465 puts ("512 KB ");
466 /* set L2E=1, L2I=1, & L2SRAM=0 */
467 cache_ctl = 0xc0000000;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500468 }
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500469 break;
Kumar Gala20119972008-07-14 14:07:00 -0500470 case 0x3:
471 puts("1024 KB ");
472 /* set L2E=1, L2I=1, & L2SRAM=0 */
473 cache_ctl = 0xc0000000;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500474 break;
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500475 }
476
Mingkai Hud2088e02009-08-18 15:37:15 +0800477 if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) {
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200478 puts("already enabled");
Haiying Wang05beab72010-12-01 10:35:30 -0500479#if defined(CONFIG_SYS_INIT_L2_ADDR) && defined(CONFIG_SYS_FLASH_BASE)
Kumar Gala1882fab2011-11-09 09:56:41 -0600480 u32 l2srbar = l2cache->l2srbar0;
Mingkai Hud2088e02009-08-18 15:37:15 +0800481 if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE
482 && l2srbar >= CONFIG_SYS_FLASH_BASE) {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200483 l2srbar = CONFIG_SYS_INIT_L2_ADDR;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500484 l2cache->l2srbar0 = l2srbar;
Scott Wood55f9f3a2012-10-29 19:00:41 -0500485 printf(", moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR);
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500486 }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200487#endif /* CONFIG_SYS_INIT_L2_ADDR */
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500488 puts("\n");
489 } else {
490 asm("msync;isync");
491 l2cache->l2ctl = cache_ctl; /* invalidate & enable */
492 asm("msync;isync");
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200493 puts("enabled\n");
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500494 }
Kumar Galae56f2c52009-03-19 09:16:10 -0500495#elif defined(CONFIG_BACKSIDE_L2_CACHE)
York Sun8cb65482012-07-06 17:10:33 -0500496 if (SVR_SOC_VER(svr) == SVR_P2040) {
Kumar Galae08c6d82011-07-21 00:20:21 -0500497 puts("N/A\n");
498 goto skip_l2;
499 }
500
Kumar Galae56f2c52009-03-19 09:16:10 -0500501 u32 l2cfg0 = mfspr(SPRN_L2CFG0);
502
503 /* invalidate the L2 cache */
Kumar Galab6a40902009-09-22 15:45:44 -0500504 mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC));
505 while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC))
Kumar Galae56f2c52009-03-19 09:16:10 -0500506 ;
507
Kumar Gala8d2817c2009-03-19 02:53:01 -0500508#ifdef CONFIG_SYS_CACHE_STASHING
509 /* set stash id to (coreID) * 2 + 32 + L2 (1) */
510 mtspr(SPRN_L2CSR1, (32 + 1));
511#endif
512
Kumar Galae56f2c52009-03-19 09:16:10 -0500513 /* enable the cache */
514 mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0);
515
Dave Liu17218192009-10-22 00:10:23 -0500516 if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) {
517 while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E))
518 ;
Kumar Galae56f2c52009-03-19 09:16:10 -0500519 printf("%d KB enabled\n", (l2cfg0 & 0x3fff) * 64);
Dave Liu17218192009-10-22 00:10:23 -0500520 }
Kumar Galae08c6d82011-07-21 00:20:21 -0500521
522skip_l2:
York Sunc3d87b12012-10-08 07:44:08 +0000523#elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2)
524 if (l2cache->l2csr0 & L2CSR0_L2E)
525 printf("%d KB enabled\n", (l2cache->l2cfg0 & 0x3fff) * 64);
526
527 enable_cluster_l2();
wdenk9c53f402003-10-15 23:53:47 +0000528#else
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200529 puts("disabled\n");
wdenk9c53f402003-10-15 23:53:47 +0000530#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500531
532 enable_cpc();
533
Kumar Gala86853d42010-05-22 13:21:39 -0500534 /* needs to be in ram since code uses global static vars */
535 fsl_serdes_init();
Kumar Gala86853d42010-05-22 13:21:39 -0500536
Kumar Gala8975d7a2010-12-30 12:09:53 -0600537#ifdef CONFIG_SYS_SRIO
538 srio_init();
Liu Gang558359a2012-10-14 20:55:17 +0000539#ifdef CONFIG_SYS_FSL_SRIO_PCIE_BOOT_MASTER
Liu Gangd7b17a92012-08-09 05:09:59 +0000540 char *s = getenv("bootmaster");
541 if (s) {
542 if (!strcmp(s, "SRIO1")) {
543 srio_boot_master(1);
544 srio_boot_master_release_slave(1);
545 }
546 if (!strcmp(s, "SRIO2")) {
547 srio_boot_master(2);
548 srio_boot_master_release_slave(2);
549 }
550 }
Liu Gang4cc85322012-03-08 00:33:17 +0000551#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600552#endif
553
Kumar Gala36d6b3f2008-01-17 16:48:33 -0600554#if defined(CONFIG_MP)
555 setup_mp();
556#endif
Lan Chunhee0ef7322010-04-21 07:40:50 -0500557
Zang Roy-R6191183659922012-09-18 09:50:08 +0000558#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC13
Roy Zangc65dc4d2011-01-07 00:24:27 -0600559 {
Zang Roy-R6191183659922012-09-18 09:50:08 +0000560 if (SVR_MAJ(svr) < 3) {
561 void *p;
562 p = (void *)CONFIG_SYS_DCSRBAR + 0x20520;
563 setbits_be32(p, 1 << (31 - 14));
564 }
Roy Zangc65dc4d2011-01-07 00:24:27 -0600565 }
566#endif
567
Lan Chunhee0ef7322010-04-21 07:40:50 -0500568#ifdef CONFIG_SYS_LBC_LCRR
569 /*
570 * Modify the CLKDIV field of LCRR register to improve the writing
571 * speed for NOR flash.
572 */
573 clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR);
574 __raw_readl(&lbc->lcrr);
575 isync();
Kumar Galaf3339d62011-10-03 08:37:57 -0500576#ifdef CONFIG_SYS_FSL_ERRATUM_NMG_LBC103
577 udelay(100);
578#endif
Lan Chunhee0ef7322010-04-21 07:40:50 -0500579#endif
580
Roy Zang6d6a0e12011-04-13 00:08:51 -0500581#ifdef CONFIG_SYS_FSL_USB1_PHY_ENABLE
582 {
583 ccsr_usb_phy_t *usb_phy1 =
584 (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR;
585 out_be32(&usb_phy1->usb_enable_override,
586 CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
587 }
588#endif
589#ifdef CONFIG_SYS_FSL_USB2_PHY_ENABLE
590 {
591 ccsr_usb_phy_t *usb_phy2 =
592 (void *)CONFIG_SYS_MPC85xx_USB2_PHY_ADDR;
593 out_be32(&usb_phy2->usb_enable_override,
594 CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
595 }
596#endif
597
Kumar Gala2683c532011-04-13 08:37:44 -0500598#ifdef CONFIG_FMAN_ENET
599 fman_enet_init();
600#endif
601
Timur Tabid7acf5c2011-11-21 17:10:23 -0600602#if defined(CONFIG_FSL_SATA_V2) && defined(CONFIG_FSL_SATA_ERRATUM_A001)
603 /*
604 * For P1022/1013 Rev1.0 silicon, after power on SATA host
605 * controller is configured in legacy mode instead of the
606 * expected enterprise mode. Software needs to clear bit[28]
607 * of HControl register to change to enterprise mode from
608 * legacy mode. We assume that the controller is offline.
609 */
610 if (IS_SVR_REV(svr, 1, 0) &&
611 ((SVR_SOC_VER(svr) == SVR_P1022) ||
York Sun8cb65482012-07-06 17:10:33 -0500612 (SVR_SOC_VER(svr) == SVR_P1013))) {
Timur Tabid7acf5c2011-11-21 17:10:23 -0600613 fsl_sata_reg_t *reg;
614
615 /* first SATA controller */
616 reg = (void *)CONFIG_SYS_MPC85xx_SATA1_ADDR;
617 clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
618
619 /* second SATA controller */
620 reg = (void *)CONFIG_SYS_MPC85xx_SATA2_ADDR;
621 clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
622 }
623#endif
624
625
wdenk9c53f402003-10-15 23:53:47 +0000626 return 0;
627}
Kumar Galac24a9052009-08-14 13:37:54 -0500628
629extern void setup_ivors(void);
630
631void arch_preboot_os(void)
632{
Kumar Gala9faa23a2009-09-11 15:28:41 -0500633 u32 msr;
634
635 /*
636 * We are changing interrupt offsets and are about to boot the OS so
637 * we need to make sure we disable all async interrupts. EE is already
638 * disabled by the time we get called.
639 */
640 msr = mfmsr();
Prabhakar Kushwaha8f3e8922012-04-29 23:56:30 +0000641 msr &= ~(MSR_ME|MSR_CE);
Kumar Gala9faa23a2009-09-11 15:28:41 -0500642 mtmsr(msr);
643
Kumar Galac24a9052009-08-14 13:37:54 -0500644 setup_ivors();
645}
Kumar Galaeb453df2010-04-20 10:21:25 -0500646
647#if defined(CONFIG_CMD_SATA) && defined(CONFIG_FSL_SATA)
648int sata_initialize(void)
649{
650 if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2))
651 return __sata_initialize();
652
653 return 1;
654}
655#endif
Kumar Gala2ef216b2011-02-02 11:23:50 -0600656
657void cpu_secondary_init_r(void)
658{
659#ifdef CONFIG_QE
660 uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600661#ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND
Haiying Wangc0938d62011-02-07 16:14:15 -0500662 int ret;
Timur Tabi275f4bb2011-11-22 09:21:25 -0600663 size_t fw_length = CONFIG_SYS_QE_FMAN_FW_LENGTH;
Haiying Wangc0938d62011-02-07 16:14:15 -0500664
665 /* load QE firmware from NAND flash to DDR first */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600666 ret = nand_read(&nand_info[0], (loff_t)CONFIG_SYS_QE_FMAN_FW_IN_NAND,
667 &fw_length, (u_char *)CONFIG_SYS_QE_FMAN_FW_ADDR);
Haiying Wangc0938d62011-02-07 16:14:15 -0500668
669 if (ret && ret == -EUCLEAN) {
670 printf ("NAND read for QE firmware at offset %x failed %d\n",
Timur Tabi275f4bb2011-11-22 09:21:25 -0600671 CONFIG_SYS_QE_FMAN_FW_IN_NAND, ret);
Haiying Wangc0938d62011-02-07 16:14:15 -0500672 }
673#endif
Kumar Gala2ef216b2011-02-02 11:23:50 -0600674 qe_init(qe_base);
675 qe_reset();
676#endif
677}