blob: ea46e498534910efa09ce80536ccda890a9a15fb [file] [log] [blame]
wdenk9c53f402003-10-15 23:53:47 +00001/*
Kumar Gala8975d7a2010-12-30 12:09:53 -06002 * Copyright 2007-2011 Freescale Semiconductor, Inc.
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -05003 *
wdenk9c53f402003-10-15 23:53:47 +00004 * (C) Copyright 2003 Motorola Inc.
5 * Modified by Xianghua Xiao, X.Xiao@motorola.com
6 *
7 * (C) Copyright 2000
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020010 * SPDX-License-Identifier: GPL-2.0+
wdenk9c53f402003-10-15 23:53:47 +000011 */
12
13#include <common.h>
14#include <watchdog.h>
15#include <asm/processor.h>
16#include <ioports.h>
Kumar Galaeb453df2010-04-20 10:21:25 -050017#include <sata.h>
Kumar Gala2683c532011-04-13 08:37:44 -050018#include <fm_eth.h>
wdenk9c53f402003-10-15 23:53:47 +000019#include <asm/io.h>
Kumar Gala6b245b92010-05-05 22:35:27 -050020#include <asm/cache.h>
Kumar Gala9772ee72008-01-16 22:38:34 -060021#include <asm/mmu.h>
Shengzhou Liu7d8dfb82015-11-20 15:52:03 +080022#include <fsl_errata.h>
Kumar Gala95fd2f62008-01-16 01:13:58 -060023#include <asm/fsl_law.h>
Kumar Galaeb453df2010-04-20 10:21:25 -050024#include <asm/fsl_serdes.h>
Liu Gang4cc85322012-03-08 00:33:17 +000025#include <asm/fsl_srio.h>
Prabhakar Kushwaha1de43cf2016-01-22 14:34:44 +053026#ifdef CONFIG_FSL_CORENET
27#include <asm/fsl_portals.h>
28#include <asm/fsl_liodn.h>
29#endif
ramneek mehreshc65e8822013-08-05 16:00:16 +053030#include <fsl_usb.h>
York Sun53155532012-08-08 18:04:53 +000031#include <hwconfig.h>
Timur Tabid7acf5c2011-11-21 17:10:23 -060032#include <linux/compiler.h>
Kumar Gala36d6b3f2008-01-17 16:48:33 -060033#include "mp.h"
Aneesh Bansalc6249092016-01-22 16:37:27 +053034#ifdef CONFIG_CHAIN_OF_TRUST
35#include <fsl_validate.h>
36#endif
Ruchika Guptaac1b2692014-10-15 11:35:30 +053037#ifdef CONFIG_FSL_CAAM
38#include <fsl_sec.h>
39#endif
Aneesh Bansal4b636c32016-01-22 17:05:59 +053040#if defined(CONFIG_SECURE_BOOT) && defined(CONFIG_FSL_CORENET)
41#include <asm/fsl_pamu.h>
42#include <fsl_secboot_err.h>
43#endif
Timur Tabi275f4bb2011-11-22 09:21:25 -060044#ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND
Haiying Wangc0938d62011-02-07 16:14:15 -050045#include <nand.h>
46#include <errno.h>
47#endif
Shengzhou Liu15875a52016-11-21 11:36:48 +080048#ifndef CONFIG_ARCH_QEMU_E500
49#include <fsl_ddr.h>
50#endif
Simon Glass2c844c42017-06-14 21:28:26 -060051#include "../../../../drivers/ata/fsl_sata.h"
Zhao Qiangb818ba22014-03-21 16:21:45 +080052#ifdef CONFIG_U_QE
Qianyu Gongae6a7582016-02-18 13:01:59 +080053#include <fsl_qe.h>
Zhao Qiangb818ba22014-03-21 16:21:45 +080054#endif
Timur Tabid7acf5c2011-11-21 17:10:23 -060055
Wolfgang Denk6405a152006-03-31 18:32:53 +020056DECLARE_GLOBAL_DATA_PTR;
57
Nikhil Badola006e83a2014-04-15 14:44:52 +053058#ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
59/*
60 * For deriving usb clock from 100MHz sysclk, reference divisor is set
61 * to a value of 5, which gives an intermediate value 20(100/5). The
62 * multiplication factor integer is set to 24, which when multiplied to
63 * above intermediate value provides clock for usb ip.
64 */
65void usb_single_source_clk_configure(struct ccsr_usb_phy *usb_phy)
66{
67 sys_info_t sysinfo;
68
69 get_sys_info(&sysinfo);
70 if (sysinfo.diff_sysclk == 1) {
71 clrbits_be32(&usb_phy->pllprg[1],
72 CONFIG_SYS_FSL_USB_PLLPRG2_MFI);
73 setbits_be32(&usb_phy->pllprg[1],
74 CONFIG_SYS_FSL_USB_PLLPRG2_REF_DIV_INTERNAL_CLK |
75 CONFIG_SYS_FSL_USB_PLLPRG2_MFI_INTERNAL_CLK |
76 CONFIG_SYS_FSL_USB_INTERNAL_SOC_CLK_EN);
77 }
78}
79#endif
80
Suresh Gupta086f0a72014-02-26 14:29:12 +053081#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
82void fsl_erratum_a006261_workaround(struct ccsr_usb_phy __iomem *usb_phy)
83{
84#ifdef CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE
85 u32 xcvrprg = in_be32(&usb_phy->port1.xcvrprg);
86
87 /* Increase Disconnect Threshold by 50mV */
88 xcvrprg &= ~CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_MASK |
89 INC_DCNT_THRESHOLD_50MV;
90 /* Enable programming of USB High speed Disconnect threshold */
91 xcvrprg |= CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_EN;
92 out_be32(&usb_phy->port1.xcvrprg, xcvrprg);
93
94 xcvrprg = in_be32(&usb_phy->port2.xcvrprg);
95 /* Increase Disconnect Threshold by 50mV */
96 xcvrprg &= ~CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_MASK |
97 INC_DCNT_THRESHOLD_50MV;
98 /* Enable programming of USB High speed Disconnect threshold */
99 xcvrprg |= CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_EN;
100 out_be32(&usb_phy->port2.xcvrprg, xcvrprg);
101#else
102
103 u32 temp = 0;
104 u32 status = in_be32(&usb_phy->status1);
105
106 u32 squelch_prog_rd_0_2 =
107 (status >> CONFIG_SYS_FSL_USB_SQUELCH_PROG_RD_0)
108 & CONFIG_SYS_FSL_USB_SQUELCH_PROG_MASK;
109
110 u32 squelch_prog_rd_3_5 =
111 (status >> CONFIG_SYS_FSL_USB_SQUELCH_PROG_RD_3)
112 & CONFIG_SYS_FSL_USB_SQUELCH_PROG_MASK;
113
114 setbits_be32(&usb_phy->config1,
115 CONFIG_SYS_FSL_USB_HS_DISCNCT_INC);
116 setbits_be32(&usb_phy->config2,
117 CONFIG_SYS_FSL_USB_RX_AUTO_CAL_RD_WR_SEL);
118
Sriram Dash30c95ce2016-08-17 11:47:52 +0530119 temp = squelch_prog_rd_0_2 << CONFIG_SYS_FSL_USB_SQUELCH_PROG_WR_3;
Suresh Gupta086f0a72014-02-26 14:29:12 +0530120 out_be32(&usb_phy->config2, in_be32(&usb_phy->config2) | temp);
121
Sriram Dash30c95ce2016-08-17 11:47:52 +0530122 temp = squelch_prog_rd_3_5 << CONFIG_SYS_FSL_USB_SQUELCH_PROG_WR_0;
Suresh Gupta086f0a72014-02-26 14:29:12 +0530123 out_be32(&usb_phy->config2, in_be32(&usb_phy->config2) | temp);
124#endif
125}
126#endif
127
128
Zhao Qiangb818ba22014-03-21 16:21:45 +0800129#if defined(CONFIG_QE) && !defined(CONFIG_U_QE)
Andy Flemingee0e9172007-08-14 00:14:25 -0500130extern qe_iop_conf_t qe_iop_conf_tab[];
131extern void qe_config_iopin(u8 port, u8 pin, int dir,
132 int open_drain, int assign);
133extern void qe_init(uint qe_base);
134extern void qe_reset(void);
135
136static void config_qe_ioports(void)
137{
138 u8 port, pin;
139 int dir, open_drain, assign;
140 int i;
141
142 for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
143 port = qe_iop_conf_tab[i].port;
144 pin = qe_iop_conf_tab[i].pin;
145 dir = qe_iop_conf_tab[i].dir;
146 open_drain = qe_iop_conf_tab[i].open_drain;
147 assign = qe_iop_conf_tab[i].assign;
148 qe_config_iopin(port, pin, dir, open_drain, assign);
149 }
150}
151#endif
Matthew McClintock148e26a2006-06-28 10:43:36 -0500152
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500153#ifdef CONFIG_CPM2
Kumar Galacd113a02007-11-28 00:36:33 -0600154void config_8560_ioports (volatile ccsr_cpm_t * cpm)
wdenk9c53f402003-10-15 23:53:47 +0000155{
156 int portnum;
157
158 for (portnum = 0; portnum < 4; portnum++) {
159 uint pmsk = 0,
160 ppar = 0,
161 psor = 0,
162 pdir = 0,
163 podr = 0,
164 pdat = 0;
165 iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
166 iop_conf_t *eiopc = iopc + 32;
167 uint msk = 1;
168
169 /*
170 * NOTE:
171 * index 0 refers to pin 31,
172 * index 31 refers to pin 0
173 */
174 while (iopc < eiopc) {
175 if (iopc->conf) {
176 pmsk |= msk;
177 if (iopc->ppar)
178 ppar |= msk;
179 if (iopc->psor)
180 psor |= msk;
181 if (iopc->pdir)
182 pdir |= msk;
183 if (iopc->podr)
184 podr |= msk;
185 if (iopc->pdat)
186 pdat |= msk;
187 }
188
189 msk <<= 1;
190 iopc++;
191 }
192
193 if (pmsk != 0) {
Kumar Galacd113a02007-11-28 00:36:33 -0600194 volatile ioport_t *iop = ioport_addr (cpm, portnum);
wdenk9c53f402003-10-15 23:53:47 +0000195 uint tpmsk = ~pmsk;
196
197 /*
198 * the (somewhat confused) paragraph at the
199 * bottom of page 35-5 warns that there might
200 * be "unknown behaviour" when programming
201 * PSORx and PDIRx, if PPARx = 1, so I
202 * decided this meant I had to disable the
203 * dedicated function first, and enable it
204 * last.
205 */
206 iop->ppar &= tpmsk;
207 iop->psor = (iop->psor & tpmsk) | psor;
208 iop->podr = (iop->podr & tpmsk) | podr;
209 iop->pdat = (iop->pdat & tpmsk) | pdat;
210 iop->pdir = (iop->pdir & tpmsk) | pdir;
211 iop->ppar |= ppar;
212 }
213 }
214}
215#endif
216
Kumar Gala76eef3e2009-03-19 03:40:08 -0500217#ifdef CONFIG_SYS_FSL_CPC
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530218#if defined(CONFIG_RAMBOOT_PBL) || defined(CONFIG_SYS_CPC_REINIT_F)
Tang Yuantianefd6da62014-07-04 17:39:26 +0800219void disable_cpc_sram(void)
Kumar Gala76eef3e2009-03-19 03:40:08 -0500220{
221 int i;
Kumar Gala76eef3e2009-03-19 03:40:08 -0500222
223 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
224
225 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
Shaohui Xie25a2b392011-03-16 10:10:32 +0800226 if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) {
227 /* find and disable LAW of SRAM */
228 struct law_entry law = find_law(CONFIG_SYS_INIT_L3_ADDR);
229
230 if (law.index == -1) {
231 printf("\nFatal error happened\n");
232 return;
233 }
234 disable_law(law.index);
235
236 clrbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_CDQ_SPEC_DIS);
237 out_be32(&cpc->cpccsr0, 0);
238 out_be32(&cpc->cpcsrcr0, 0);
239 }
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530240 }
241}
Shaohui Xie25a2b392011-03-16 10:10:32 +0800242#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500243
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530244#if defined(T1040_TDM_QUIRK_CCSR_BASE)
245#ifdef CONFIG_POST
246#error POST memory test cannot be enabled with TDM
247#endif
248static void enable_tdm_law(void)
249{
250 int ret;
251 char buffer[HWCONFIG_BUFFER_SIZE] = {0};
252 int tdm_hwconfig_enabled = 0;
253
254 /*
255 * Extract hwconfig from environment since environment
256 * is not setup properly yet. Search for tdm entry in
257 * hwconfig.
258 */
Simon Glass64b723f2017-08-03 12:22:12 -0600259 ret = env_get_f("hwconfig", buffer, sizeof(buffer));
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530260 if (ret > 0) {
261 tdm_hwconfig_enabled = hwconfig_f("tdm", buffer);
262 /* If tdm is defined in hwconfig, set law for tdm workaround */
263 if (tdm_hwconfig_enabled)
264 set_next_law(T1040_TDM_QUIRK_CCSR_BASE, LAW_SIZE_16M,
265 LAW_TRGT_IF_CCSR);
266 }
267}
268#endif
269
Tang Yuantianefd6da62014-07-04 17:39:26 +0800270void enable_cpc(void)
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530271{
272 int i;
Shaveta Leekhaa7b70972014-07-02 11:44:15 +0530273 int ret;
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530274 u32 size = 0;
Shaveta Leekhaa7b70972014-07-02 11:44:15 +0530275 u32 cpccfg0;
276 char buffer[HWCONFIG_BUFFER_SIZE];
277 char cpc_subarg[16];
278 bool have_hwconfig = false;
279 int cpc_args = 0;
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530280 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
281
Shaveta Leekhaa7b70972014-07-02 11:44:15 +0530282 /* Extract hwconfig from environment */
Simon Glass64b723f2017-08-03 12:22:12 -0600283 ret = env_get_f("hwconfig", buffer, sizeof(buffer));
Shaveta Leekhaa7b70972014-07-02 11:44:15 +0530284 if (ret > 0) {
285 /*
286 * If "en_cpc" is not defined in hwconfig then by default all
287 * cpcs are enable. If this config is defined then individual
288 * cpcs which have to be enabled should also be defined.
289 * e.g en_cpc:cpc1,cpc2;
290 */
291 if (hwconfig_f("en_cpc", buffer))
292 have_hwconfig = true;
293 }
294
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530295 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
Shaveta Leekhaa7b70972014-07-02 11:44:15 +0530296 if (have_hwconfig) {
297 sprintf(cpc_subarg, "cpc%u", i + 1);
298 cpc_args = hwconfig_sub_f("en_cpc", cpc_subarg, buffer);
299 if (cpc_args == 0)
300 continue;
301 }
302 cpccfg0 = in_be32(&cpc->cpccfg0);
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530303 size += CPC_CFG0_SZ_K(cpccfg0);
304
Kumar Gala9780b592011-01-13 01:54:01 -0600305#ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A002
306 setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_TAG_ECC_SCRUB_DIS);
307#endif
Kumar Gala887c0e12011-01-13 01:56:18 -0600308#ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A003
309 setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_DATA_ECC_SCRUB_DIS);
310#endif
Scott Wood3f4a5c42013-05-15 17:50:13 -0500311#ifdef CONFIG_SYS_FSL_ERRATUM_A006593
312 setbits_be32(&cpc->cpchdbcr0, 1 << (31 - 21));
313#endif
York Sunb1954252013-09-16 12:49:31 -0700314#ifdef CONFIG_SYS_FSL_ERRATUM_A006379
315 if (has_erratum_a006379()) {
316 setbits_be32(&cpc->cpchdbcr0,
317 CPC_HDBCR0_SPLRU_LEVEL_EN);
318 }
319#endif
Kumar Gala9780b592011-01-13 01:54:01 -0600320
Kumar Gala76eef3e2009-03-19 03:40:08 -0500321 out_be32(&cpc->cpccsr0, CPC_CSR0_CE | CPC_CSR0_PE);
322 /* Read back to sync write */
323 in_be32(&cpc->cpccsr0);
324
325 }
326
Shruti Kanetkar3adfb912013-08-15 11:25:37 -0500327 puts("Corenet Platform Cache: ");
328 print_size(size * 1024, " enabled\n");
Kumar Gala76eef3e2009-03-19 03:40:08 -0500329}
330
Kim Phillips402673f2012-10-29 13:34:38 +0000331static void invalidate_cpc(void)
Kumar Gala76eef3e2009-03-19 03:40:08 -0500332{
333 int i;
334 cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
335
336 for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
Shaohui Xie25a2b392011-03-16 10:10:32 +0800337 /* skip CPC when it used as all SRAM */
338 if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN)
339 continue;
Kumar Gala76eef3e2009-03-19 03:40:08 -0500340 /* Flash invalidate the CPC and clear all the locks */
341 out_be32(&cpc->cpccsr0, CPC_CSR0_FI | CPC_CSR0_LFC);
342 while (in_be32(&cpc->cpccsr0) & (CPC_CSR0_FI | CPC_CSR0_LFC))
343 ;
344 }
345}
346#else
347#define enable_cpc()
348#define invalidate_cpc()
Tang Yuantianefd6da62014-07-04 17:39:26 +0800349#define disable_cpc_sram()
Kumar Gala76eef3e2009-03-19 03:40:08 -0500350#endif /* CONFIG_SYS_FSL_CPC */
351
wdenk9c53f402003-10-15 23:53:47 +0000352/*
353 * Breathe some life into the CPU...
354 *
355 * Set up the memory map
356 * initialize a bunch of registers
357 */
358
Kumar Gala24f86a82009-09-17 01:52:37 -0500359#ifdef CONFIG_FSL_CORENET
360static void corenet_tb_init(void)
361{
362 volatile ccsr_rcpm_t *rcpm =
363 (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
364 volatile ccsr_pic_t *pic =
Kim Phillips2ecbfeb2010-08-09 18:39:57 -0500365 (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
Kumar Gala24f86a82009-09-17 01:52:37 -0500366 u32 whoami = in_be32(&pic->whoami);
367
368 /* Enable the timebase register for this core */
369 out_be32(&rcpm->ctbenrl, (1 << whoami));
370}
371#endif
372
York Sun7b083df2014-03-28 15:07:27 -0700373#ifdef CONFIG_SYS_FSL_ERRATUM_A007212
374void fsl_erratum_a007212_workaround(void)
375{
376 ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
377 u32 ddr_pll_ratio;
378 u32 __iomem *plldgdcr1 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c20);
379 u32 __iomem *plldadcr1 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c28);
380 u32 __iomem *dpdovrcr4 = (void *)(CONFIG_SYS_DCSRBAR + 0x21e80);
York Sunfe845072016-12-28 08:43:45 -0800381#if (CONFIG_SYS_NUM_DDR_CTLRS >= 2)
York Sun7b083df2014-03-28 15:07:27 -0700382 u32 __iomem *plldgdcr2 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c40);
383 u32 __iomem *plldadcr2 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c48);
York Sunfe845072016-12-28 08:43:45 -0800384#if (CONFIG_SYS_NUM_DDR_CTLRS >= 3)
York Sun7b083df2014-03-28 15:07:27 -0700385 u32 __iomem *plldgdcr3 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c60);
386 u32 __iomem *plldadcr3 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c68);
387#endif
388#endif
389 /*
390 * Even this workaround applies to selected version of SoCs, it is
391 * safe to apply to all versions, with the limitation of odd ratios.
392 * If RCW has disabled DDR PLL, we have to apply this workaround,
393 * otherwise DDR will not work.
394 */
395 ddr_pll_ratio = (in_be32(&gur->rcwsr[0]) >>
396 FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT) &
397 FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
398 /* check if RCW sets ratio to 0, required by this workaround */
399 if (ddr_pll_ratio != 0)
400 return;
401 ddr_pll_ratio = (in_be32(&gur->rcwsr[0]) >>
402 FSL_CORENET_RCWSR0_MEM_PLL_RAT_RESV_SHIFT) &
403 FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
404 /* check if reserved bits have the desired ratio */
405 if (ddr_pll_ratio == 0) {
406 printf("Error: Unknown DDR PLL ratio!\n");
407 return;
408 }
409 ddr_pll_ratio >>= 1;
410
411 setbits_be32(plldadcr1, 0x02000001);
York Sunfe845072016-12-28 08:43:45 -0800412#if (CONFIG_SYS_NUM_DDR_CTLRS >= 2)
York Sun7b083df2014-03-28 15:07:27 -0700413 setbits_be32(plldadcr2, 0x02000001);
York Sunfe845072016-12-28 08:43:45 -0800414#if (CONFIG_SYS_NUM_DDR_CTLRS >= 3)
York Sun7b083df2014-03-28 15:07:27 -0700415 setbits_be32(plldadcr3, 0x02000001);
416#endif
417#endif
418 setbits_be32(dpdovrcr4, 0xe0000000);
419 out_be32(plldgdcr1, 0x08000001 | (ddr_pll_ratio << 1));
York Sunfe845072016-12-28 08:43:45 -0800420#if (CONFIG_SYS_NUM_DDR_CTLRS >= 2)
York Sun7b083df2014-03-28 15:07:27 -0700421 out_be32(plldgdcr2, 0x08000001 | (ddr_pll_ratio << 1));
York Sunfe845072016-12-28 08:43:45 -0800422#if (CONFIG_SYS_NUM_DDR_CTLRS >= 3)
York Sun7b083df2014-03-28 15:07:27 -0700423 out_be32(plldgdcr3, 0x08000001 | (ddr_pll_ratio << 1));
424#endif
425#endif
426 udelay(100);
427 clrbits_be32(plldadcr1, 0x02000001);
York Sunfe845072016-12-28 08:43:45 -0800428#if (CONFIG_SYS_NUM_DDR_CTLRS >= 2)
York Sun7b083df2014-03-28 15:07:27 -0700429 clrbits_be32(plldadcr2, 0x02000001);
York Sunfe845072016-12-28 08:43:45 -0800430#if (CONFIG_SYS_NUM_DDR_CTLRS >= 3)
York Sun7b083df2014-03-28 15:07:27 -0700431 clrbits_be32(plldadcr3, 0x02000001);
432#endif
433#endif
434 clrbits_be32(dpdovrcr4, 0xe0000000);
435}
436#endif
437
York Sun695c0c32014-04-30 14:43:47 -0700438ulong cpu_init_f(void)
wdenk9c53f402003-10-15 23:53:47 +0000439{
wdenk9c53f402003-10-15 23:53:47 +0000440 extern void m8560_cpm_reset (void);
Aneesh Bansal4b636c32016-01-22 17:05:59 +0530441#ifdef CONFIG_SYS_DCSRBAR_PHYS
Stephen George5bbf29c2011-07-20 09:47:26 -0500442 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
443#endif
Sumit Gargafaca2a2016-07-14 12:27:52 -0400444#if defined(CONFIG_SECURE_BOOT) && !defined(CONFIG_SYS_RAMBOOT)
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000445 struct law_entry law;
446#endif
York Sunefc49e02016-11-15 13:52:34 -0800447#ifdef CONFIG_ARCH_MPC8548
Peter Tyser30103c62008-11-11 10:17:10 -0600448 ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
449 uint svr = get_svr();
450
451 /*
452 * CPU2 errata workaround: A core hang possible while executing
453 * a msync instruction and a snoopable transaction from an I/O
454 * master tagged to make quick forward progress is present.
455 * Fixed in silicon rev 2.1.
456 */
457 if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
458 out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
459#endif
wdenk9c53f402003-10-15 23:53:47 +0000460
Kumar Gala9772ee72008-01-16 22:38:34 -0600461 disable_tlb(14);
462 disable_tlb(15);
463
Sumit Gargafaca2a2016-07-14 12:27:52 -0400464#if defined(CONFIG_SECURE_BOOT) && !defined(CONFIG_SYS_RAMBOOT)
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000465 /* Disable the LAW created for NOR flash by the PBI commands */
466 law = find_law(CONFIG_SYS_PBI_FLASH_BASE);
467 if (law.index != -1)
468 disable_law(law.index);
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530469
470#if defined(CONFIG_SYS_CPC_REINIT_F)
471 disable_cpc_sram();
472#endif
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000473#endif
474
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500475#ifdef CONFIG_CPM2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200476 config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR);
wdenk9c53f402003-10-15 23:53:47 +0000477#endif
478
Becky Bruce0d4cee12010-06-17 11:37:20 -0500479 init_early_memctl_regs();
wdenk9c53f402003-10-15 23:53:47 +0000480
Jon Loeligerf5ad3782005-07-23 10:37:35 -0500481#if defined(CONFIG_CPM2)
wdenk9c53f402003-10-15 23:53:47 +0000482 m8560_cpm_reset();
483#endif
Zhao Qiangb818ba22014-03-21 16:21:45 +0800484
485#if defined(CONFIG_QE) && !defined(CONFIG_U_QE)
Andy Flemingee0e9172007-08-14 00:14:25 -0500486 /* Config QE ioports */
487 config_qe_ioports();
488#endif
Zhao Qiangb818ba22014-03-21 16:21:45 +0800489
Peter Tysera9af1dc2009-06-30 17:15:47 -0500490#if defined(CONFIG_FSL_DMA)
491 dma_init();
492#endif
Kumar Gala24f86a82009-09-17 01:52:37 -0500493#ifdef CONFIG_FSL_CORENET
494 corenet_tb_init();
495#endif
Kumar Gala42f99182009-11-12 10:26:16 -0600496 init_used_tlb_cams();
Kumar Gala76eef3e2009-03-19 03:40:08 -0500497
498 /* Invalidate the CPC before DDR gets enabled */
499 invalidate_cpc();
Stephen George5bbf29c2011-07-20 09:47:26 -0500500
501 #ifdef CONFIG_SYS_DCSRBAR_PHYS
502 /* set DCSRCR so that DCSR space is 1G */
503 setbits_be32(&gur->dcsrcr, FSL_CORENET_DCSR_SZ_1G);
504 in_be32(&gur->dcsrcr);
505#endif
506
York Sun7b083df2014-03-28 15:07:27 -0700507#ifdef CONFIG_SYS_FSL_ERRATUM_A007212
508 fsl_erratum_a007212_workaround();
509#endif
510
tang yuantiana4341912014-12-18 10:26:34 +0800511 return 0;
wdenk9c53f402003-10-15 23:53:47 +0000512}
513
Kumar Galaa38a9ce2010-12-15 03:50:47 -0600514/* Implement a dummy function for those platforms w/o SERDES */
515static void __fsl_serdes__init(void)
516{
517 return ;
518}
519__attribute__((weak, alias("__fsl_serdes__init"))) void fsl_serdes_init(void);
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500520
Prabhakar Kushwahacc3c5b62013-08-29 13:10:38 +0530521#if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
York Sunc3d87b12012-10-08 07:44:08 +0000522int enable_cluster_l2(void)
523{
524 int i = 0;
Shengzhou Liu26ed2d02014-04-25 16:31:22 +0800525 u32 cluster, svr = get_svr();
York Sunc3d87b12012-10-08 07:44:08 +0000526 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
527 struct ccsr_cluster_l2 __iomem *l2cache;
528
Shengzhou Liu26ed2d02014-04-25 16:31:22 +0800529 /* only the L2 of first cluster should be enabled as expected on T4080,
530 * but there is no EOC in the first cluster as HW sake, so return here
531 * to skip enabling L2 cache of the 2nd cluster.
532 */
533 if (SVR_SOC_VER(svr) == SVR_T4080)
534 return 0;
535
York Sunc3d87b12012-10-08 07:44:08 +0000536 cluster = in_be32(&gur->tp_cluster[i].lower);
537 if (cluster & TP_CLUSTER_EOC)
538 return 0;
539
540 /* The first cache has already been set up, so skip it */
541 i++;
542
543 /* Look through the remaining clusters, and set up their caches */
544 do {
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000545 int j, cluster_valid = 0;
546
York Sunc3d87b12012-10-08 07:44:08 +0000547 l2cache = (void __iomem *)(CONFIG_SYS_FSL_CLUSTER_1_L2 + i * 0x40000);
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000548
York Sunc3d87b12012-10-08 07:44:08 +0000549 cluster = in_be32(&gur->tp_cluster[i].lower);
550
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000551 /* check that at least one core/accel is enabled in cluster */
552 for (j = 0; j < 4; j++) {
553 u32 idx = (cluster >> (j*8)) & TP_CLUSTER_INIT_MASK;
554 u32 type = in_be32(&gur->tp_ityp[idx]);
York Sunc3d87b12012-10-08 07:44:08 +0000555
Shaveta Leekha6e125a22014-07-02 11:44:54 +0530556 if ((type & TP_ITYP_AV) &&
557 TP_ITYP_TYPE(type) == TP_ITYP_TYPE_PPC)
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000558 cluster_valid = 1;
559 }
560
561 if (cluster_valid) {
562 /* set stash ID to (cluster) * 2 + 32 + 1 */
563 clrsetbits_be32(&l2cache->l2csr1, 0xff, 32 + i * 2 + 1);
564
565 printf("enable l2 for cluster %d %p\n", i, l2cache);
York Sunc3d87b12012-10-08 07:44:08 +0000566
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000567 out_be32(&l2cache->l2csr0, L2CSR0_L2FI|L2CSR0_L2LFC);
568 while ((in_be32(&l2cache->l2csr0)
569 & (L2CSR0_L2FI|L2CSR0_L2LFC)) != 0)
570 ;
James Yang284ce502013-03-25 07:40:03 +0000571 out_be32(&l2cache->l2csr0, L2CSR0_L2E|L2CSR0_L2PE|L2CSR0_L2REP_MODE);
Prabhakar Kushwahaccf0e682012-12-23 19:25:18 +0000572 }
York Sunc3d87b12012-10-08 07:44:08 +0000573 i++;
574 } while (!(cluster & TP_CLUSTER_EOC));
575
576 return 0;
577}
578#endif
579
wdenk9c53f402003-10-15 23:53:47 +0000580/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500581 * Initialize L2 as cache.
wdenk9c53f402003-10-15 23:53:47 +0000582 */
Tang Yuantianefd6da62014-07-04 17:39:26 +0800583int l2cache_init(void)
wdenk9c53f402003-10-15 23:53:47 +0000584{
Timur Tabid7acf5c2011-11-21 17:10:23 -0600585 __maybe_unused u32 svr = get_svr();
York Sunc3d87b12012-10-08 07:44:08 +0000586#ifdef CONFIG_L2_CACHE
587 ccsr_l2cache_t *l2cache = (void __iomem *)CONFIG_SYS_MPC85xx_L2_ADDR;
Prabhakar Kushwahacc3c5b62013-08-29 13:10:38 +0530588#elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
York Sunc3d87b12012-10-08 07:44:08 +0000589 struct ccsr_cluster_l2 * l2cache = (void __iomem *)CONFIG_SYS_FSL_CLUSTER_1_L2;
Lan Chunhee0ef7322010-04-21 07:40:50 -0500590#endif
York Sunf066a042012-10-28 08:12:54 +0000591
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200592 puts ("L2: ");
593
wdenk9c53f402003-10-15 23:53:47 +0000594#if defined(CONFIG_L2_CACHE)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500595 volatile uint cache_ctl;
Timur Tabid7acf5c2011-11-21 17:10:23 -0600596 uint ver;
Kumar Gala20119972008-07-14 14:07:00 -0500597 u32 l2siz_field;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500598
Kumar Gala1f109fd2008-04-08 10:45:50 -0500599 ver = SVR_SOC_VER(svr);
wdenk9c53f402003-10-15 23:53:47 +0000600
601 asm("msync;isync");
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500602 cache_ctl = l2cache->l2ctl;
Mingkai Hu0255cd72009-09-11 14:19:10 +0800603
604#if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
605 if (cache_ctl & MPC85xx_L2CTL_L2E) {
606 /* Clear L2 SRAM memory-mapped base address */
607 out_be32(&l2cache->l2srbar0, 0x0);
608 out_be32(&l2cache->l2srbar1, 0x0);
609
610 /* set MBECCDIS=0, SBECCDIS=0 */
611 clrbits_be32(&l2cache->l2errdis,
612 (MPC85xx_L2ERRDIS_MBECC |
613 MPC85xx_L2ERRDIS_SBECC));
614
615 /* set L2E=0, L2SRAM=0 */
616 clrbits_be32(&l2cache->l2ctl,
617 (MPC85xx_L2CTL_L2E |
618 MPC85xx_L2CTL_L2SRAM_ENTIRE));
619 }
620#endif
621
Kumar Gala20119972008-07-14 14:07:00 -0500622 l2siz_field = (cache_ctl >> 28) & 0x3;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500623
Kumar Gala20119972008-07-14 14:07:00 -0500624 switch (l2siz_field) {
625 case 0x0:
626 printf(" unknown size (0x%08x)\n", cache_ctl);
627 return -1;
628 break;
629 case 0x1:
630 if (ver == SVR_8540 || ver == SVR_8560 ||
York Sun8cb65482012-07-06 17:10:33 -0500631 ver == SVR_8541 || ver == SVR_8555) {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500632 puts("128 KiB ");
633 /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 KiBibyte) */
Kumar Gala20119972008-07-14 14:07:00 -0500634 cache_ctl = 0xc4000000;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500635 } else {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500636 puts("256 KiB ");
Kumar Gala20119972008-07-14 14:07:00 -0500637 cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
638 }
639 break;
640 case 0x2:
641 if (ver == SVR_8540 || ver == SVR_8560 ||
York Sun8cb65482012-07-06 17:10:33 -0500642 ver == SVR_8541 || ver == SVR_8555) {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500643 puts("256 KiB ");
644 /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 KiBibyte) */
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500645 cache_ctl = 0xc8000000;
Kumar Gala20119972008-07-14 14:07:00 -0500646 } else {
Shruti Kanetkar81159362013-08-15 11:25:38 -0500647 puts("512 KiB ");
Kumar Gala20119972008-07-14 14:07:00 -0500648 /* set L2E=1, L2I=1, & L2SRAM=0 */
649 cache_ctl = 0xc0000000;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500650 }
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500651 break;
Kumar Gala20119972008-07-14 14:07:00 -0500652 case 0x3:
Shruti Kanetkar81159362013-08-15 11:25:38 -0500653 puts("1024 KiB ");
Kumar Gala20119972008-07-14 14:07:00 -0500654 /* set L2E=1, L2I=1, & L2SRAM=0 */
655 cache_ctl = 0xc0000000;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500656 break;
Jon Loeliger4fc25e42005-07-25 10:58:39 -0500657 }
658
Mingkai Hud2088e02009-08-18 15:37:15 +0800659 if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) {
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200660 puts("already enabled");
Haiying Wang05beab72010-12-01 10:35:30 -0500661#if defined(CONFIG_SYS_INIT_L2_ADDR) && defined(CONFIG_SYS_FLASH_BASE)
Kumar Gala1882fab2011-11-09 09:56:41 -0600662 u32 l2srbar = l2cache->l2srbar0;
Mingkai Hud2088e02009-08-18 15:37:15 +0800663 if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE
664 && l2srbar >= CONFIG_SYS_FLASH_BASE) {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200665 l2srbar = CONFIG_SYS_INIT_L2_ADDR;
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500666 l2cache->l2srbar0 = l2srbar;
Scott Wood55f9f3a2012-10-29 19:00:41 -0500667 printf(", moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR);
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500668 }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200669#endif /* CONFIG_SYS_INIT_L2_ADDR */
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500670 puts("\n");
671 } else {
672 asm("msync;isync");
673 l2cache->l2ctl = cache_ctl; /* invalidate & enable */
674 asm("msync;isync");
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200675 puts("enabled\n");
Ed Swarthoutdd93d8f2007-07-27 01:50:47 -0500676 }
Kumar Galae56f2c52009-03-19 09:16:10 -0500677#elif defined(CONFIG_BACKSIDE_L2_CACHE)
York Sun8cb65482012-07-06 17:10:33 -0500678 if (SVR_SOC_VER(svr) == SVR_P2040) {
Kumar Galae08c6d82011-07-21 00:20:21 -0500679 puts("N/A\n");
680 goto skip_l2;
681 }
682
Kumar Galae56f2c52009-03-19 09:16:10 -0500683 u32 l2cfg0 = mfspr(SPRN_L2CFG0);
684
685 /* invalidate the L2 cache */
Kumar Galab6a40902009-09-22 15:45:44 -0500686 mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC));
687 while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC))
Kumar Galae56f2c52009-03-19 09:16:10 -0500688 ;
689
Kumar Gala8d2817c2009-03-19 02:53:01 -0500690#ifdef CONFIG_SYS_CACHE_STASHING
691 /* set stash id to (coreID) * 2 + 32 + L2 (1) */
692 mtspr(SPRN_L2CSR1, (32 + 1));
693#endif
694
Kumar Galae56f2c52009-03-19 09:16:10 -0500695 /* enable the cache */
696 mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0);
697
Dave Liu17218192009-10-22 00:10:23 -0500698 if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) {
699 while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E))
700 ;
Shruti Kanetkar3adfb912013-08-15 11:25:37 -0500701 print_size((l2cfg0 & 0x3fff) * 64 * 1024, " enabled\n");
Dave Liu17218192009-10-22 00:10:23 -0500702 }
Kumar Galae08c6d82011-07-21 00:20:21 -0500703
704skip_l2:
Prabhakar Kushwahacc3c5b62013-08-29 13:10:38 +0530705#elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
York Sunc3d87b12012-10-08 07:44:08 +0000706 if (l2cache->l2csr0 & L2CSR0_L2E)
Shruti Kanetkar3adfb912013-08-15 11:25:37 -0500707 print_size((l2cache->l2cfg0 & 0x3fff) * 64 * 1024,
708 " enabled\n");
York Sunc3d87b12012-10-08 07:44:08 +0000709
710 enable_cluster_l2();
wdenk9c53f402003-10-15 23:53:47 +0000711#else
Wolfgang Grandegger09cb1202008-06-05 13:11:59 +0200712 puts("disabled\n");
wdenk9c53f402003-10-15 23:53:47 +0000713#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500714
Tang Yuantianefd6da62014-07-04 17:39:26 +0800715 return 0;
716}
717
718/*
719 *
720 * The newer 8548, etc, parts have twice as much cache, but
721 * use the same bit-encoding as the older 8555, etc, parts.
722 *
723 */
724int cpu_init_r(void)
725{
726 __maybe_unused u32 svr = get_svr();
727#ifdef CONFIG_SYS_LBC_LCRR
728 fsl_lbc_t *lbc = (void __iomem *)LBC_BASE_ADDR;
729#endif
730#if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP)
731 extern int spin_table_compat;
732 const char *spin;
733#endif
734#ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571
735 ccsr_sec_t __iomem *sec = (void *)CONFIG_SYS_FSL_SEC_ADDR;
736#endif
737#if defined(CONFIG_SYS_P4080_ERRATUM_CPU22) || \
738 defined(CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011)
739 /*
740 * CPU22 and NMG_CPU_A011 share the same workaround.
741 * CPU22 applies to P4080 rev 1.0, 2.0, fixed in 3.0
742 * NMG_CPU_A011 applies to P4080 rev 1.0, 2.0, fixed in 3.0
743 * also applies to P3041 rev 1.0, 1.1, P2041 rev 1.0, 1.1, both
744 * fixed in 2.0. NMG_CPU_A011 is activated by default and can
745 * be disabled by hwconfig with syntax:
746 *
747 * fsl_cpu_a011:disable
748 */
749 extern int enable_cpu_a011_workaround;
750#ifdef CONFIG_SYS_P4080_ERRATUM_CPU22
751 enable_cpu_a011_workaround = (SVR_MAJ(svr) < 3);
752#else
753 char buffer[HWCONFIG_BUFFER_SIZE];
754 char *buf = NULL;
755 int n, res;
756
Simon Glass64b723f2017-08-03 12:22:12 -0600757 n = env_get_f("hwconfig", buffer, sizeof(buffer));
Tang Yuantianefd6da62014-07-04 17:39:26 +0800758 if (n > 0)
759 buf = buffer;
760
761 res = hwconfig_arg_cmp_f("fsl_cpu_a011", "disable", buf);
762 if (res > 0) {
763 enable_cpu_a011_workaround = 0;
764 } else {
765 if (n >= HWCONFIG_BUFFER_SIZE) {
766 printf("fsl_cpu_a011 was not found. hwconfig variable "
767 "may be too long\n");
768 }
769 enable_cpu_a011_workaround =
770 (SVR_SOC_VER(svr) == SVR_P4080 && SVR_MAJ(svr) < 3) ||
771 (SVR_SOC_VER(svr) != SVR_P4080 && SVR_MAJ(svr) < 2);
772 }
773#endif
774 if (enable_cpu_a011_workaround) {
775 flush_dcache();
776 mtspr(L1CSR2, (mfspr(L1CSR2) | L1CSR2_DCWS));
777 sync();
778 }
779#endif
Darwin Dingela56d6c02016-10-25 09:48:01 +1300780
781#ifdef CONFIG_SYS_FSL_ERRATUM_A007907
782 flush_dcache();
783 mtspr(L1CSR2, (mfspr(L1CSR2) & ~L1CSR2_DCSTASHID));
784 sync();
785#endif
786
Tang Yuantianefd6da62014-07-04 17:39:26 +0800787#ifdef CONFIG_SYS_FSL_ERRATUM_A005812
788 /*
789 * A-005812 workaround sets bit 32 of SPR 976 for SoCs running
790 * in write shadow mode. Checking DCWS before setting SPR 976.
791 */
792 if (mfspr(L1CSR2) & L1CSR2_DCWS)
793 mtspr(SPRN_HDBCR0, (mfspr(SPRN_HDBCR0) | 0x80000000));
794#endif
795
796#if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP)
Simon Glass64b723f2017-08-03 12:22:12 -0600797 spin = env_get("spin_table_compat");
Tang Yuantianefd6da62014-07-04 17:39:26 +0800798 if (spin && (*spin == 'n'))
799 spin_table_compat = 0;
800 else
801 spin_table_compat = 1;
802#endif
803
Prabhakar Kushwaha1de43cf2016-01-22 14:34:44 +0530804#ifdef CONFIG_FSL_CORENET
805 set_liodns();
806#ifdef CONFIG_SYS_DPAA_QBMAN
807 setup_portals();
808#endif
809#endif
810
Tang Yuantianefd6da62014-07-04 17:39:26 +0800811 l2cache_init();
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530812#if defined(CONFIG_RAMBOOT_PBL)
813 disable_cpc_sram();
814#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500815 enable_cpc();
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530816#if defined(T1040_TDM_QUIRK_CCSR_BASE)
817 enable_tdm_law();
818#endif
Kumar Gala76eef3e2009-03-19 03:40:08 -0500819
York Sun972cc402013-06-25 11:37:41 -0700820#ifndef CONFIG_SYS_FSL_NO_SERDES
Kumar Gala86853d42010-05-22 13:21:39 -0500821 /* needs to be in ram since code uses global static vars */
822 fsl_serdes_init();
York Sun972cc402013-06-25 11:37:41 -0700823#endif
Kumar Gala86853d42010-05-22 13:21:39 -0500824
Shengzhou Liu097be702013-08-15 09:31:47 +0800825#ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571
826#define MCFGR_AXIPIPE 0x000000f0
827 if (IS_SVR_REV(svr, 1, 0))
Ruchika Guptabb7143b2014-09-09 11:50:31 +0530828 sec_clrbits32(&sec->mcfgr, MCFGR_AXIPIPE);
Shengzhou Liu097be702013-08-15 09:31:47 +0800829#endif
830
Shengzhou Liu95bd8e52013-01-23 19:56:23 +0000831#ifdef CONFIG_SYS_FSL_ERRATUM_A005871
832 if (IS_SVR_REV(svr, 1, 0)) {
833 int i;
834 __be32 *p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb004c;
835
836 for (i = 0; i < 12; i++) {
837 p += i + (i > 5 ? 11 : 0);
838 out_be32(p, 0x2);
839 }
840 p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb0108;
841 out_be32(p, 0x34);
842 }
843#endif
844
Kumar Gala8975d7a2010-12-30 12:09:53 -0600845#ifdef CONFIG_SYS_SRIO
846 srio_init();
Liu Gang27afb9c2013-05-07 16:30:46 +0800847#ifdef CONFIG_SRIO_PCIE_BOOT_MASTER
Simon Glass64b723f2017-08-03 12:22:12 -0600848 char *s = env_get("bootmaster");
Liu Gangd7b17a92012-08-09 05:09:59 +0000849 if (s) {
850 if (!strcmp(s, "SRIO1")) {
851 srio_boot_master(1);
852 srio_boot_master_release_slave(1);
853 }
854 if (!strcmp(s, "SRIO2")) {
855 srio_boot_master(2);
856 srio_boot_master_release_slave(2);
857 }
858 }
Liu Gang4cc85322012-03-08 00:33:17 +0000859#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600860#endif
861
Kumar Gala36d6b3f2008-01-17 16:48:33 -0600862#if defined(CONFIG_MP)
863 setup_mp();
864#endif
Lan Chunhee0ef7322010-04-21 07:40:50 -0500865
Zang Roy-R6191183659922012-09-18 09:50:08 +0000866#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC13
Roy Zangc65dc4d2011-01-07 00:24:27 -0600867 {
Zang Roy-R6191183659922012-09-18 09:50:08 +0000868 if (SVR_MAJ(svr) < 3) {
869 void *p;
870 p = (void *)CONFIG_SYS_DCSRBAR + 0x20520;
871 setbits_be32(p, 1 << (31 - 14));
872 }
Roy Zangc65dc4d2011-01-07 00:24:27 -0600873 }
874#endif
875
Lan Chunhee0ef7322010-04-21 07:40:50 -0500876#ifdef CONFIG_SYS_LBC_LCRR
877 /*
878 * Modify the CLKDIV field of LCRR register to improve the writing
879 * speed for NOR flash.
880 */
881 clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR);
882 __raw_readl(&lbc->lcrr);
883 isync();
Kumar Galaf3339d62011-10-03 08:37:57 -0500884#ifdef CONFIG_SYS_FSL_ERRATUM_NMG_LBC103
885 udelay(100);
886#endif
Lan Chunhee0ef7322010-04-21 07:40:50 -0500887#endif
888
Roy Zang6d6a0e12011-04-13 00:08:51 -0500889#ifdef CONFIG_SYS_FSL_USB1_PHY_ENABLE
890 {
ramneek mehreshc65e8822013-08-05 16:00:16 +0530891 struct ccsr_usb_phy __iomem *usb_phy1 =
Roy Zang6d6a0e12011-04-13 00:08:51 -0500892 (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR;
Suresh Gupta086f0a72014-02-26 14:29:12 +0530893#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
894 if (has_erratum_a006261())
895 fsl_erratum_a006261_workaround(usb_phy1);
896#endif
Roy Zang6d6a0e12011-04-13 00:08:51 -0500897 out_be32(&usb_phy1->usb_enable_override,
898 CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
899 }
900#endif
901#ifdef CONFIG_SYS_FSL_USB2_PHY_ENABLE
902 {
ramneek mehreshc65e8822013-08-05 16:00:16 +0530903 struct ccsr_usb_phy __iomem *usb_phy2 =
Roy Zang6d6a0e12011-04-13 00:08:51 -0500904 (void *)CONFIG_SYS_MPC85xx_USB2_PHY_ADDR;
Suresh Gupta086f0a72014-02-26 14:29:12 +0530905#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
906 if (has_erratum_a006261())
907 fsl_erratum_a006261_workaround(usb_phy2);
908#endif
Roy Zang6d6a0e12011-04-13 00:08:51 -0500909 out_be32(&usb_phy2->usb_enable_override,
910 CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
911 }
912#endif
913
Xuleicf4f4932013-03-11 17:56:34 +0000914#ifdef CONFIG_SYS_FSL_ERRATUM_USB14
915 /* On P204x/P304x/P50x0 Rev1.0, USB transmit will result internal
916 * multi-bit ECC errors which has impact on performance, so software
917 * should disable all ECC reporting from USB1 and USB2.
918 */
919 if (IS_SVR_REV(get_svr(), 1, 0)) {
920 struct dcsr_dcfg_regs *dcfg = (struct dcsr_dcfg_regs *)
921 (CONFIG_SYS_DCSRBAR + CONFIG_SYS_DCSR_DCFG_OFFSET);
922 setbits_be32(&dcfg->ecccr1,
923 (DCSR_DCFG_ECC_DISABLE_USB1 |
924 DCSR_DCFG_ECC_DISABLE_USB2));
925 }
926#endif
927
Roy Zang59a539a2013-03-25 07:39:33 +0000928#if defined(CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE)
ramneek mehreshc65e8822013-08-05 16:00:16 +0530929 struct ccsr_usb_phy __iomem *usb_phy =
Roy Zang59a539a2013-03-25 07:39:33 +0000930 (void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR;
931 setbits_be32(&usb_phy->pllprg[1],
932 CONFIG_SYS_FSL_USB_PLLPRG2_PHY2_CLK_EN |
933 CONFIG_SYS_FSL_USB_PLLPRG2_PHY1_CLK_EN |
934 CONFIG_SYS_FSL_USB_PLLPRG2_MFI |
935 CONFIG_SYS_FSL_USB_PLLPRG2_PLL_EN);
Nikhil Badola006e83a2014-04-15 14:44:52 +0530936#ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
937 usb_single_source_clk_configure(usb_phy);
938#endif
Roy Zang59a539a2013-03-25 07:39:33 +0000939 setbits_be32(&usb_phy->port1.ctrl,
940 CONFIG_SYS_FSL_USB_CTRL_PHY_EN);
941 setbits_be32(&usb_phy->port1.drvvbuscfg,
942 CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN);
943 setbits_be32(&usb_phy->port1.pwrfltcfg,
944 CONFIG_SYS_FSL_USB_PWRFLT_CR_EN);
945 setbits_be32(&usb_phy->port2.ctrl,
946 CONFIG_SYS_FSL_USB_CTRL_PHY_EN);
947 setbits_be32(&usb_phy->port2.drvvbuscfg,
948 CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN);
949 setbits_be32(&usb_phy->port2.pwrfltcfg,
950 CONFIG_SYS_FSL_USB_PWRFLT_CR_EN);
Suresh Gupta086f0a72014-02-26 14:29:12 +0530951
952#ifdef CONFIG_SYS_FSL_ERRATUM_A006261
953 if (has_erratum_a006261())
954 fsl_erratum_a006261_workaround(usb_phy);
Roy Zang59a539a2013-03-25 07:39:33 +0000955#endif
956
Suresh Gupta086f0a72014-02-26 14:29:12 +0530957#endif /* CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE */
958
Shengzhou Liu15875a52016-11-21 11:36:48 +0800959#ifdef CONFIG_SYS_FSL_ERRATUM_A009942
960 erratum_a009942_check_cpo();
961#endif
962
Kumar Gala2683c532011-04-13 08:37:44 -0500963#ifdef CONFIG_FMAN_ENET
964 fman_enet_init();
965#endif
966
Aneesh Bansal4b636c32016-01-22 17:05:59 +0530967#if defined(CONFIG_SECURE_BOOT) && defined(CONFIG_FSL_CORENET)
968 if (pamu_init() < 0)
969 fsl_secboot_handle_error(ERROR_ESBC_PAMU_INIT);
970#endif
971
Ruchika Guptaac1b2692014-10-15 11:35:30 +0530972#ifdef CONFIG_FSL_CAAM
973 sec_init();
Alex Porosanu7703d1e2016-04-29 15:18:00 +0300974
York Sun4119aee2016-11-15 18:44:22 -0800975#if defined(CONFIG_ARCH_C29X)
Alex Porosanu7703d1e2016-04-29 15:18:00 +0300976 if ((SVR_SOC_VER(svr) == SVR_C292) ||
977 (SVR_SOC_VER(svr) == SVR_C293))
978 sec_init_idx(1);
979
980 if (SVR_SOC_VER(svr) == SVR_C293)
981 sec_init_idx(2);
982#endif
Ruchika Guptaac1b2692014-10-15 11:35:30 +0530983#endif
984
York Sunbe735532016-12-28 08:43:43 -0800985#if defined(CONFIG_FSL_SATA_V2) && defined(CONFIG_SYS_FSL_ERRATUM_SATA_A001)
Timur Tabid7acf5c2011-11-21 17:10:23 -0600986 /*
987 * For P1022/1013 Rev1.0 silicon, after power on SATA host
988 * controller is configured in legacy mode instead of the
989 * expected enterprise mode. Software needs to clear bit[28]
990 * of HControl register to change to enterprise mode from
991 * legacy mode. We assume that the controller is offline.
992 */
993 if (IS_SVR_REV(svr, 1, 0) &&
994 ((SVR_SOC_VER(svr) == SVR_P1022) ||
York Sun8cb65482012-07-06 17:10:33 -0500995 (SVR_SOC_VER(svr) == SVR_P1013))) {
Timur Tabid7acf5c2011-11-21 17:10:23 -0600996 fsl_sata_reg_t *reg;
997
998 /* first SATA controller */
999 reg = (void *)CONFIG_SYS_MPC85xx_SATA1_ADDR;
1000 clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
1001
1002 /* second SATA controller */
1003 reg = (void *)CONFIG_SYS_MPC85xx_SATA2_ADDR;
1004 clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
1005 }
1006#endif
1007
Alexander Grafcfb90e32014-04-30 19:21:12 +02001008 init_used_tlb_cams();
Timur Tabid7acf5c2011-11-21 17:10:23 -06001009
wdenk9c53f402003-10-15 23:53:47 +00001010 return 0;
1011}
Kumar Galac24a9052009-08-14 13:37:54 -05001012
Kumar Galac24a9052009-08-14 13:37:54 -05001013void arch_preboot_os(void)
1014{
Kumar Gala9faa23a2009-09-11 15:28:41 -05001015 u32 msr;
1016
1017 /*
1018 * We are changing interrupt offsets and are about to boot the OS so
1019 * we need to make sure we disable all async interrupts. EE is already
1020 * disabled by the time we get called.
1021 */
1022 msr = mfmsr();
Prabhakar Kushwaha8f3e8922012-04-29 23:56:30 +00001023 msr &= ~(MSR_ME|MSR_CE);
Kumar Gala9faa23a2009-09-11 15:28:41 -05001024 mtmsr(msr);
Kumar Galac24a9052009-08-14 13:37:54 -05001025}
Kumar Galaeb453df2010-04-20 10:21:25 -05001026
Simon Glassab3055a2017-06-14 21:28:25 -06001027#if defined(CONFIG_SATA) && defined(CONFIG_FSL_SATA)
Kumar Galaeb453df2010-04-20 10:21:25 -05001028int sata_initialize(void)
1029{
1030 if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2))
1031 return __sata_initialize();
1032
1033 return 1;
1034}
1035#endif
Kumar Gala2ef216b2011-02-02 11:23:50 -06001036
1037void cpu_secondary_init_r(void)
1038{
Zhao Qiangb818ba22014-03-21 16:21:45 +08001039#ifdef CONFIG_U_QE
1040 uint qe_base = CONFIG_SYS_IMMR + 0x00140000; /* QE immr base */
1041#elif defined CONFIG_QE
Kumar Gala2ef216b2011-02-02 11:23:50 -06001042 uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
Zhao Qiangb818ba22014-03-21 16:21:45 +08001043#endif
1044
1045#ifdef CONFIG_QE
Kumar Gala2ef216b2011-02-02 11:23:50 -06001046 qe_init(qe_base);
1047 qe_reset();
1048#endif
Aneesh Bansalc6249092016-01-22 16:37:27 +05301049}
1050
1051#ifdef CONFIG_BOARD_LATE_INIT
1052int board_late_init(void)
1053{
1054#ifdef CONFIG_CHAIN_OF_TRUST
1055 fsl_setenv_chain_of_trust();
1056#endif
1057
1058 return 0;
Kumar Gala2ef216b2011-02-02 11:23:50 -06001059}
Aneesh Bansalc6249092016-01-22 16:37:27 +05301060#endif