blob: ac81783a902da7de4deb72e980531681b7ca4efb [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Rick Chene76b8042017-12-26 13:55:48 +08002/*
3 * Startup Code for RISC-V Core
4 *
5 * Copyright (c) 2017 Microsemi Corporation.
6 * Copyright (c) 2017 Padmarao Begari <Padmarao.Begari@microsemi.com>
7 *
8 * Copyright (C) 2017 Andes Technology Corporation
9 * Rick Chen, Andes Technology Corporation <rick@andestech.com>
Rick Chene76b8042017-12-26 13:55:48 +080010 */
11
12#include <asm-offsets.h>
13#include <config.h>
14#include <common.h>
15#include <elf.h>
Tom Rini4ddbade2022-05-25 12:16:03 -040016#include <system-constants.h>
Rick Chene76b8042017-12-26 13:55:48 +080017#include <asm/encoding.h>
Bin Meng89681a72018-12-12 06:12:45 -080018#include <generated/asm-offsets.h>
Rick Chene76b8042017-12-26 13:55:48 +080019
20#ifdef CONFIG_32BIT
Lukas Auer7cf43682018-11-22 11:26:24 +010021#define LREG lw
22#define SREG sw
23#define REGBYTES 4
Rick Chene76b8042017-12-26 13:55:48 +080024#define RELOC_TYPE R_RISCV_32
25#define SYM_INDEX 0x8
26#define SYM_SIZE 0x10
27#else
Lukas Auer7cf43682018-11-22 11:26:24 +010028#define LREG ld
29#define SREG sd
30#define REGBYTES 8
Rick Chene76b8042017-12-26 13:55:48 +080031#define RELOC_TYPE R_RISCV_64
32#define SYM_INDEX 0x20
33#define SYM_SIZE 0x18
34#endif
35
Lukas Auercddde092019-03-17 19:28:40 +010036.section .data
37secondary_harts_relocation_error:
38 .ascii "Relocation of secondary harts has failed, error %d\n"
39
Lukas Auer7cf43682018-11-22 11:26:24 +010040.section .text
Rick Chene76b8042017-12-26 13:55:48 +080041.globl _start
42_start:
Lukas Auer61346592019-08-21 21:14:43 +020043#if CONFIG_IS_ENABLED(RISCV_MMODE)
Bin Mengf9426362019-07-10 23:43:13 -070044 csrr a0, CSR_MHARTID
Lukas Auer9ebf2942019-03-17 19:28:39 +010045#endif
46
Sean Anderson5bdad9f2020-09-21 07:51:41 -040047 /*
48 * Save hart id and dtb pointer. The thread pointer register is not
49 * modified by C code. It is used by secondary_hart_loop.
50 */
Lukas Auer8de4b3e2019-03-17 19:28:36 +010051 mv tp, a0
Lukas Auer39a652b2018-11-22 11:26:29 +010052 mv s1, a1
53
Sean Anderson2c4c7d12020-09-21 07:51:40 -040054 /*
55 * Set the global data pointer to a known value in case we get a very
56 * early trap. The global data pointer will be set its actual value only
57 * after it has been initialized.
58 */
59 mv gp, zero
60
Sean Anderson5bdad9f2020-09-21 07:51:41 -040061 /*
62 * Set the trap handler. This must happen after initializing gp because
63 * the handler may use it.
64 */
Lukas Auer7cf43682018-11-22 11:26:24 +010065 la t0, trap_entry
Anup Patel89b39342018-12-03 10:57:40 +053066 csrw MODE_PREFIX(tvec), t0
Lukas Auer8598e6b2018-11-22 11:26:28 +010067
Sean Anderson5bdad9f2020-09-21 07:51:41 -040068 /*
69 * Mask all interrupts. Interrupts are disabled globally (in m/sstatus)
70 * for U-Boot, but we will need to read m/sip to determine if we get an
71 * IPI
72 */
Anup Patel89b39342018-12-03 10:57:40 +053073 csrw MODE_PREFIX(ie), zero
Rick Chene76b8042017-12-26 13:55:48 +080074
Bin Mengb161f902020-04-16 08:09:30 -070075#if CONFIG_IS_ENABLED(SMP)
Lukas Auera3596652019-03-17 19:28:37 +010076 /* check if hart is within range */
77 /* tp: hart id */
78 li t0, CONFIG_NR_CPUS
79 bge tp, t0, hart_out_of_bounds_loop
Lukas Auera3596652019-03-17 19:28:37 +010080
Lukas Auera3596652019-03-17 19:28:37 +010081 /* set xSIE bit to receive IPIs */
Lukas Auer61346592019-08-21 21:14:43 +020082#if CONFIG_IS_ENABLED(RISCV_MMODE)
Lukas Auera3596652019-03-17 19:28:37 +010083 li t0, MIE_MSIE
84#else
85 li t0, SIE_SSIE
86#endif
87 csrs MODE_PREFIX(ie), t0
88#endif
89
Rick Chene76b8042017-12-26 13:55:48 +080090/*
Rick Chene76b8042017-12-26 13:55:48 +080091 * Set stackpointer in internal/ex RAM to call board_init_f
92 */
93call_board_init_f:
Lukas Auer7cf43682018-11-22 11:26:24 +010094 li t0, -16
Lukas Auer396f0bd2019-08-21 21:14:45 +020095#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_STACK)
96 li t1, CONFIG_SPL_STACK
97#else
Tom Rini4ddbade2022-05-25 12:16:03 -040098 li t1, SYS_INIT_SP_ADDR
Lukas Auer396f0bd2019-08-21 21:14:45 +020099#endif
Lukas Auer7cf43682018-11-22 11:26:24 +0100100 and sp, t1, t0 /* force 16 byte alignment */
Rick Chene76b8042017-12-26 13:55:48 +0800101
Rick Chene76b8042017-12-26 13:55:48 +0800102call_board_init_f_0:
103 mv a0, sp
104 jal board_init_f_alloc_reserve
Lukas Auera3596652019-03-17 19:28:37 +0100105
106 /*
Sean Anderson2c4c7d12020-09-21 07:51:40 -0400107 * Save global data pointer for later. We don't set it here because it
108 * is not initialized yet.
Lukas Auera3596652019-03-17 19:28:37 +0100109 */
Sean Anderson2c4c7d12020-09-21 07:51:40 -0400110 mv s0, a0
Lukas Auera3596652019-03-17 19:28:37 +0100111
112 /* setup stack */
Bin Mengb161f902020-04-16 08:09:30 -0700113#if CONFIG_IS_ENABLED(SMP)
Lukas Auera3596652019-03-17 19:28:37 +0100114 /* tp: hart id */
115 slli t0, tp, CONFIG_STACK_SIZE_SHIFT
116 sub sp, a0, t0
117#else
Rick Chene76b8042017-12-26 13:55:48 +0800118 mv sp, a0
Lukas Auera3596652019-03-17 19:28:37 +0100119#endif
120
Green Wan26120802021-05-02 23:23:04 -0700121 /* Configure proprietary settings and customized CSRs of harts */
122call_harts_early_init:
123 jal harts_early_init
124
Rick Chene5e6c362019-04-30 13:49:33 +0800125#ifndef CONFIG_XIP
Lukas Auera3596652019-03-17 19:28:37 +0100126 /*
127 * Pick hart to initialize global data and run U-Boot. The other harts
128 * wait for initialization to complete.
129 */
130 la t0, hart_lottery
Brad Kim4b96c882020-11-13 20:47:51 +0900131 li t1, 1
Lukas Auera3596652019-03-17 19:28:37 +0100132 amoswap.w s2, t1, 0(t0)
133 bnez s2, wait_for_gd_init
Rick Chene5e6c362019-04-30 13:49:33 +0800134#else
Sean Anderson2c4c7d12020-09-21 07:51:40 -0400135 /*
136 * FIXME: gp is set before it is initialized. If an XIP U-Boot ever
137 * encounters a pending IPI on boot it is liable to jump to whatever
138 * memory happens to be in ipi_data.addr on boot. It may also run into
139 * problems if it encounters an exception too early (because printf/puts
140 * accesses gd).
141 */
142 mv gp, s0
Rick Chene5e6c362019-04-30 13:49:33 +0800143 bnez tp, secondary_hart_loop
144#endif
Lukas Auer39a652b2018-11-22 11:26:29 +0100145
Nikita Shubin66ae7fe2022-05-20 14:41:17 +0300146 mv a0, s0
Rick Chene76b8042017-12-26 13:55:48 +0800147 jal board_init_f_init_reserve
148
Atish Patra111b8042020-04-21 11:15:01 -0700149 SREG s1, GD_FIRMWARE_FDT_ADDR(gp)
Bin Meng89681a72018-12-12 06:12:45 -0800150 /* save the boot hart id to global_data */
Lukas Auer8de4b3e2019-03-17 19:28:36 +0100151 SREG tp, GD_BOOT_HART(gp)
Bin Meng89681a72018-12-12 06:12:45 -0800152
Rick Chene5e6c362019-04-30 13:49:33 +0800153#ifndef CONFIG_XIP
Lukas Auera3596652019-03-17 19:28:37 +0100154 la t0, available_harts_lock
Sean Anderson934b24a2020-09-21 07:51:39 -0400155 amoswap.w.rl zero, zero, 0(t0)
Lukas Auera3596652019-03-17 19:28:37 +0100156
157wait_for_gd_init:
158 la t0, available_harts_lock
159 li t1, 1
Sean Anderson934b24a2020-09-21 07:51:39 -04001601: amoswap.w.aq t1, t1, 0(t0)
Lukas Auera3596652019-03-17 19:28:37 +0100161 bnez t1, 1b
162
Sean Anderson2c4c7d12020-09-21 07:51:40 -0400163 /*
164 * Set the global data pointer only when gd_t has been initialized.
165 * This was already set by arch_setup_gd on the boot hart, but all other
166 * harts' global data pointers gets set here.
167 */
168 mv gp, s0
169
Lukas Auera3596652019-03-17 19:28:37 +0100170 /* register available harts in the available_harts mask */
171 li t1, 1
172 sll t1, t1, tp
173 LREG t2, GD_AVAILABLE_HARTS(gp)
174 or t2, t2, t1
175 SREG t2, GD_AVAILABLE_HARTS(gp)
176
Sean Anderson934b24a2020-09-21 07:51:39 -0400177 amoswap.w.rl zero, zero, 0(t0)
Lukas Auera3596652019-03-17 19:28:37 +0100178
179 /*
180 * Continue on hart lottery winner, others branch to
181 * secondary_hart_loop.
182 */
183 bnez s2, secondary_hart_loop
Rick Chene5e6c362019-04-30 13:49:33 +0800184#endif
Lukas Auera3596652019-03-17 19:28:37 +0100185
Lukas Auer01558e22019-03-17 19:28:35 +0100186 /* Enable cache */
187 jal icache_enable
188 jal dcache_enable
189
190#ifdef CONFIG_DEBUG_UART
191 jal debug_uart_init
192#endif
193
Lukas Auer7cf43682018-11-22 11:26:24 +0100194 mv a0, zero /* a0 <-- boot_flags = 0 */
195 la t5, board_init_f
Lukas Auer396f0bd2019-08-21 21:14:45 +0200196 jalr t5 /* jump to board_init_f() */
197
198#ifdef CONFIG_SPL_BUILD
199spl_clear_bss:
200 la t0, __bss_start
201 la t1, __bss_end
Lukas Auer2a2a9252019-08-21 21:14:46 +0200202 beq t0, t1, spl_stack_gd_setup
Lukas Auer396f0bd2019-08-21 21:14:45 +0200203
204spl_clear_bss_loop:
205 SREG zero, 0(t0)
206 addi t0, t0, REGBYTES
Rick Chen55bc1bd2019-11-14 13:52:27 +0800207 blt t0, t1, spl_clear_bss_loop
Lukas Auer396f0bd2019-08-21 21:14:45 +0200208
Lukas Auer2a2a9252019-08-21 21:14:46 +0200209spl_stack_gd_setup:
210 jal spl_relocate_stack_gd
211
212 /* skip setup if we did not relocate */
213 beqz a0, spl_call_board_init_r
214 mv s0, a0
215
216 /* setup stack on main hart */
Bin Mengb161f902020-04-16 08:09:30 -0700217#if CONFIG_IS_ENABLED(SMP)
Lukas Auer2a2a9252019-08-21 21:14:46 +0200218 /* tp: hart id */
219 slli t0, tp, CONFIG_STACK_SIZE_SHIFT
220 sub sp, s0, t0
221#else
222 mv sp, s0
223#endif
224
Leo Yu-Chi Liang4e3ba2a2020-06-29 16:27:28 +0800225#if CONFIG_IS_ENABLED(SMP)
Lukas Auer2a2a9252019-08-21 21:14:46 +0200226 /* set new stack and global data pointer on secondary harts */
227spl_secondary_hart_stack_gd_setup:
228 la a0, secondary_hart_relocate
229 mv a1, s0
230 mv a2, s0
Lukas Auerc308e012019-12-08 23:28:51 +0100231 mv a3, zero
Lukas Auer2a2a9252019-08-21 21:14:46 +0200232 jal smp_call_function
233
234 /* hang if relocation of secondary harts has failed */
235 beqz a0, 1f
236 mv a1, a0
237 la a0, secondary_harts_relocation_error
238 jal printf
239 jal hang
Leo Yu-Chi Liang4e3ba2a2020-06-29 16:27:28 +0800240#endif
Lukas Auer2a2a9252019-08-21 21:14:46 +0200241
242 /* set new global data pointer on main hart */
2431: mv gp, s0
244
Lukas Auer396f0bd2019-08-21 21:14:45 +0200245spl_call_board_init_r:
246 mv a0, zero
247 mv a1, zero
248 jal board_init_r
249#endif
Rick Chene76b8042017-12-26 13:55:48 +0800250
251/*
Simon Glass284f71b2019-12-28 10:44:45 -0700252 * void relocate_code(addr_sp, gd, addr_moni)
Rick Chene76b8042017-12-26 13:55:48 +0800253 *
254 * This "function" does not return, instead it continues in RAM
255 * after relocating the monitor code.
256 *
257 */
258.globl relocate_code
259relocate_code:
Lukas Auer7cf43682018-11-22 11:26:24 +0100260 mv s2, a0 /* save addr_sp */
261 mv s3, a1 /* save addr of gd */
262 mv s4, a2 /* save addr of destination */
Rick Chene76b8042017-12-26 13:55:48 +0800263
264/*
265 *Set up the stack
266 */
267stack_setup:
Bin Mengb161f902020-04-16 08:09:30 -0700268#if CONFIG_IS_ENABLED(SMP)
Lukas Auera3596652019-03-17 19:28:37 +0100269 /* tp: hart id */
270 slli t0, tp, CONFIG_STACK_SIZE_SHIFT
271 sub sp, s2, t0
272#else
Lukas Auer7cf43682018-11-22 11:26:24 +0100273 mv sp, s2
Lukas Auera3596652019-03-17 19:28:37 +0100274#endif
275
Lukas Auer7cf43682018-11-22 11:26:24 +0100276 la t0, _start
277 sub t6, s4, t0 /* t6 <- relocation offset */
278 beq t0, s4, clear_bss /* skip relocation */
Rick Chene76b8042017-12-26 13:55:48 +0800279
Lukas Auer7cf43682018-11-22 11:26:24 +0100280 mv t1, s4 /* t1 <- scratch for copy_loop */
281 la t3, __bss_start
282 sub t3, t3, t0 /* t3 <- __bss_start_ofs */
283 add t2, t0, t3 /* t2 <- source end address */
Rick Chene76b8042017-12-26 13:55:48 +0800284
285copy_loop:
Lukas Auer7cf43682018-11-22 11:26:24 +0100286 LREG t5, 0(t0)
287 addi t0, t0, REGBYTES
288 SREG t5, 0(t1)
289 addi t1, t1, REGBYTES
290 blt t0, t2, copy_loop
Rick Chene76b8042017-12-26 13:55:48 +0800291
292/*
293 * Update dynamic relocations after board_init_f
294 */
295fix_rela_dyn:
Lukas Auer7cf43682018-11-22 11:26:24 +0100296 la t1, __rel_dyn_start
297 la t2, __rel_dyn_end
298 beq t1, t2, clear_bss
299 add t1, t1, t6 /* t1 <- rela_dyn_start in RAM */
300 add t2, t2, t6 /* t2 <- rela_dyn_end in RAM */
Rick Chene76b8042017-12-26 13:55:48 +0800301
302/*
303 * skip first reserved entry: address, type, addend
304 */
Marcus Comstedtb9ad45d2019-08-11 14:45:29 +0200305 j 10f
Rick Chene76b8042017-12-26 13:55:48 +0800306
3076:
Lukas Auer7cf43682018-11-22 11:26:24 +0100308 LREG t5, -(REGBYTES*2)(t1) /* t5 <-- relocation info:type */
309 li t3, R_RISCV_RELATIVE /* reloc type R_RISCV_RELATIVE */
310 bne t5, t3, 8f /* skip non-RISCV_RELOC entries */
311 LREG t3, -(REGBYTES*3)(t1)
312 LREG t5, -(REGBYTES)(t1) /* t5 <-- addend */
313 add t5, t5, t6 /* t5 <-- location to fix up in RAM */
314 add t3, t3, t6 /* t3 <-- location to fix up in RAM */
315 SREG t5, 0(t3)
Marcus Comstedtb9ad45d2019-08-11 14:45:29 +0200316 j 10f
Rick Chene76b8042017-12-26 13:55:48 +0800317
3188:
Lukas Auer7cf43682018-11-22 11:26:24 +0100319 la t4, __dyn_sym_start
320 add t4, t4, t6
Rick Chene76b8042017-12-26 13:55:48 +0800321
3229:
Lukas Auer7cf43682018-11-22 11:26:24 +0100323 LREG t5, -(REGBYTES*2)(t1) /* t5 <-- relocation info:type */
324 srli t0, t5, SYM_INDEX /* t0 <--- sym table index */
325 andi t5, t5, 0xFF /* t5 <--- relocation type */
326 li t3, RELOC_TYPE
327 bne t5, t3, 10f /* skip non-addned entries */
Rick Chene76b8042017-12-26 13:55:48 +0800328
Lukas Auer7cf43682018-11-22 11:26:24 +0100329 LREG t3, -(REGBYTES*3)(t1)
330 li t5, SYM_SIZE
331 mul t0, t0, t5
Lukas Auer39a652b2018-11-22 11:26:29 +0100332 add s5, t4, t0
Marcus Comstedtb9ad45d2019-08-11 14:45:29 +0200333 LREG t0, -(REGBYTES)(t1) /* t0 <-- addend */
Lukas Auer39a652b2018-11-22 11:26:29 +0100334 LREG t5, REGBYTES(s5)
Marcus Comstedtb9ad45d2019-08-11 14:45:29 +0200335 add t5, t5, t0
Lukas Auer7cf43682018-11-22 11:26:24 +0100336 add t5, t5, t6 /* t5 <-- location to fix up in RAM */
337 add t3, t3, t6 /* t3 <-- location to fix up in RAM */
338 SREG t5, 0(t3)
Rick Chene76b8042017-12-26 13:55:48 +080033910:
Lukas Auer7cf43682018-11-22 11:26:24 +0100340 addi t1, t1, (REGBYTES*3)
Marcus Comstedtb9ad45d2019-08-11 14:45:29 +0200341 ble t1, t2, 6b
Rick Chene76b8042017-12-26 13:55:48 +0800342
343/*
344 * trap update
345*/
Lukas Auer7cf43682018-11-22 11:26:24 +0100346 la t0, trap_entry
347 add t0, t0, t6
Anup Patel89b39342018-12-03 10:57:40 +0530348 csrw MODE_PREFIX(tvec), t0
Rick Chene76b8042017-12-26 13:55:48 +0800349
350clear_bss:
Lukas Auer7cf43682018-11-22 11:26:24 +0100351 la t0, __bss_start /* t0 <- rel __bss_start in FLASH */
352 add t0, t0, t6 /* t0 <- rel __bss_start in RAM */
353 la t1, __bss_end /* t1 <- rel __bss_end in FLASH */
354 add t1, t1, t6 /* t1 <- rel __bss_end in RAM */
Lukas Auera3596652019-03-17 19:28:37 +0100355 beq t0, t1, relocate_secondary_harts
Rick Chene76b8042017-12-26 13:55:48 +0800356
357clbss_l:
Lukas Auer8598e6b2018-11-22 11:26:28 +0100358 SREG zero, 0(t0) /* clear loop... */
Lukas Auer7cf43682018-11-22 11:26:24 +0100359 addi t0, t0, REGBYTES
Rick Chen55bc1bd2019-11-14 13:52:27 +0800360 blt t0, t1, clbss_l
Rick Chene76b8042017-12-26 13:55:48 +0800361
Lukas Auera3596652019-03-17 19:28:37 +0100362relocate_secondary_harts:
Bin Mengb161f902020-04-16 08:09:30 -0700363#if CONFIG_IS_ENABLED(SMP)
Lukas Auera3596652019-03-17 19:28:37 +0100364 /* send relocation IPI */
365 la t0, secondary_hart_relocate
366 add a0, t0, t6
367
368 /* store relocation offset */
369 mv s5, t6
370
371 mv a1, s2
372 mv a2, s3
Lukas Auerc308e012019-12-08 23:28:51 +0100373 mv a3, zero
Lukas Auera3596652019-03-17 19:28:37 +0100374 jal smp_call_function
375
Lukas Auercddde092019-03-17 19:28:40 +0100376 /* hang if relocation of secondary harts has failed */
377 beqz a0, 1f
378 mv a1, a0
379 la a0, secondary_harts_relocation_error
380 jal printf
381 jal hang
382
Lukas Auera3596652019-03-17 19:28:37 +0100383 /* restore relocation offset */
Lukas Auercddde092019-03-17 19:28:40 +01003841: mv t6, s5
Lukas Auera3596652019-03-17 19:28:37 +0100385#endif
386
Rick Chene76b8042017-12-26 13:55:48 +0800387/*
388 * We are done. Do not return, instead branch to second part of board
389 * initialization, now running from RAM.
390 */
391call_board_init_r:
Rick Chen842d5802018-11-07 09:34:06 +0800392 jal invalidate_icache_all
393 jal flush_dcache_all
Sean Anderson750fee52020-01-27 16:39:44 -0500394 la t0, board_init_r /* offset of board_init_r() */
395 add t4, t0, t6 /* real address of board_init_r() */
Rick Chene76b8042017-12-26 13:55:48 +0800396/*
397 * setup parameters for board_init_r
398 */
Lukas Auer7cf43682018-11-22 11:26:24 +0100399 mv a0, s3 /* gd_t */
400 mv a1, s4 /* dest_addr */
Rick Chene76b8042017-12-26 13:55:48 +0800401
402/*
403 * jump to it ...
404 */
Lukas Auer7cf43682018-11-22 11:26:24 +0100405 jr t4 /* jump to board_init_r() */
Lukas Auera3596652019-03-17 19:28:37 +0100406
Bin Mengb161f902020-04-16 08:09:30 -0700407#if CONFIG_IS_ENABLED(SMP)
Lukas Auera3596652019-03-17 19:28:37 +0100408hart_out_of_bounds_loop:
409 /* Harts in this loop are out of bounds, increase CONFIG_NR_CPUS. */
410 wfi
411 j hart_out_of_bounds_loop
Lukas Auera3596652019-03-17 19:28:37 +0100412
Lukas Auera3596652019-03-17 19:28:37 +0100413/* SMP relocation entry */
414secondary_hart_relocate:
415 /* a1: new sp */
416 /* a2: new gd */
417 /* tp: hart id */
418
419 /* setup stack */
420 slli t0, tp, CONFIG_STACK_SIZE_SHIFT
421 sub sp, a1, t0
422
423 /* update global data pointer */
424 mv gp, a2
425#endif
426
Sean Anderson5bdad9f2020-09-21 07:51:41 -0400427/*
428 * Interrupts are disabled globally, but they can still be read from m/sip. The
429 * wfi function will wake us up if we get an IPI, even if we do not trap.
430 */
Lukas Auera3596652019-03-17 19:28:37 +0100431secondary_hart_loop:
432 wfi
433
Bin Mengb161f902020-04-16 08:09:30 -0700434#if CONFIG_IS_ENABLED(SMP)
Lukas Auera3596652019-03-17 19:28:37 +0100435 csrr t0, MODE_PREFIX(ip)
Lukas Auer61346592019-08-21 21:14:43 +0200436#if CONFIG_IS_ENABLED(RISCV_MMODE)
Lukas Auera3596652019-03-17 19:28:37 +0100437 andi t0, t0, MIE_MSIE
438#else
439 andi t0, t0, SIE_SSIE
440#endif
441 beqz t0, secondary_hart_loop
442
443 mv a0, tp
444 jal handle_ipi
445#endif
446
447 j secondary_hart_loop