blob: bf9fdf369b4473d02b541f0f296330cfcafaa942 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Rick Chene76b8042017-12-26 13:55:48 +08002/*
3 * Startup Code for RISC-V Core
4 *
5 * Copyright (c) 2017 Microsemi Corporation.
6 * Copyright (c) 2017 Padmarao Begari <Padmarao.Begari@microsemi.com>
7 *
8 * Copyright (C) 2017 Andes Technology Corporation
9 * Rick Chen, Andes Technology Corporation <rick@andestech.com>
Rick Chene76b8042017-12-26 13:55:48 +080010 */
11
12#include <asm-offsets.h>
13#include <config.h>
14#include <common.h>
15#include <elf.h>
16#include <asm/encoding.h>
Bin Meng89681a72018-12-12 06:12:45 -080017#include <generated/asm-offsets.h>
Rick Chene76b8042017-12-26 13:55:48 +080018
19#ifdef CONFIG_32BIT
Lukas Auer7cf43682018-11-22 11:26:24 +010020#define LREG lw
21#define SREG sw
22#define REGBYTES 4
Rick Chene76b8042017-12-26 13:55:48 +080023#define RELOC_TYPE R_RISCV_32
24#define SYM_INDEX 0x8
25#define SYM_SIZE 0x10
26#else
Lukas Auer7cf43682018-11-22 11:26:24 +010027#define LREG ld
28#define SREG sd
29#define REGBYTES 8
Rick Chene76b8042017-12-26 13:55:48 +080030#define RELOC_TYPE R_RISCV_64
31#define SYM_INDEX 0x20
32#define SYM_SIZE 0x18
33#endif
34
Lukas Auercddde092019-03-17 19:28:40 +010035.section .data
36secondary_harts_relocation_error:
37 .ascii "Relocation of secondary harts has failed, error %d\n"
38
Lukas Auer7cf43682018-11-22 11:26:24 +010039.section .text
Rick Chene76b8042017-12-26 13:55:48 +080040.globl _start
41_start:
Lukas Auer61346592019-08-21 21:14:43 +020042#if CONFIG_IS_ENABLED(RISCV_MMODE)
Bin Mengf9426362019-07-10 23:43:13 -070043 csrr a0, CSR_MHARTID
Lukas Auer9ebf2942019-03-17 19:28:39 +010044#endif
45
Lukas Auer39a652b2018-11-22 11:26:29 +010046 /* save hart id and dtb pointer */
Lukas Auer8de4b3e2019-03-17 19:28:36 +010047 mv tp, a0
Lukas Auer39a652b2018-11-22 11:26:29 +010048 mv s1, a1
49
Lukas Auer7cf43682018-11-22 11:26:24 +010050 la t0, trap_entry
Anup Patel89b39342018-12-03 10:57:40 +053051 csrw MODE_PREFIX(tvec), t0
Lukas Auer8598e6b2018-11-22 11:26:28 +010052
53 /* mask all interrupts */
Anup Patel89b39342018-12-03 10:57:40 +053054 csrw MODE_PREFIX(ie), zero
Rick Chene76b8042017-12-26 13:55:48 +080055
Bin Mengb161f902020-04-16 08:09:30 -070056#if CONFIG_IS_ENABLED(SMP)
Lukas Auera3596652019-03-17 19:28:37 +010057 /* check if hart is within range */
58 /* tp: hart id */
59 li t0, CONFIG_NR_CPUS
60 bge tp, t0, hart_out_of_bounds_loop
Lukas Auera3596652019-03-17 19:28:37 +010061
Lukas Auera3596652019-03-17 19:28:37 +010062 /* set xSIE bit to receive IPIs */
Lukas Auer61346592019-08-21 21:14:43 +020063#if CONFIG_IS_ENABLED(RISCV_MMODE)
Lukas Auera3596652019-03-17 19:28:37 +010064 li t0, MIE_MSIE
65#else
66 li t0, SIE_SSIE
67#endif
Sean Anderson84df2e12020-06-24 06:41:17 -040068 /* Clear any pending IPIs */
69 csrc MODE_PREFIX(ip), t0
Lukas Auera3596652019-03-17 19:28:37 +010070 csrs MODE_PREFIX(ie), t0
71#endif
72
Rick Chene76b8042017-12-26 13:55:48 +080073/*
Rick Chene76b8042017-12-26 13:55:48 +080074 * Set stackpointer in internal/ex RAM to call board_init_f
75 */
76call_board_init_f:
Lukas Auer7cf43682018-11-22 11:26:24 +010077 li t0, -16
Lukas Auer396f0bd2019-08-21 21:14:45 +020078#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_STACK)
79 li t1, CONFIG_SPL_STACK
80#else
Lukas Auer7cf43682018-11-22 11:26:24 +010081 li t1, CONFIG_SYS_INIT_SP_ADDR
Lukas Auer396f0bd2019-08-21 21:14:45 +020082#endif
Lukas Auer7cf43682018-11-22 11:26:24 +010083 and sp, t1, t0 /* force 16 byte alignment */
Rick Chene76b8042017-12-26 13:55:48 +080084
Rick Chene76b8042017-12-26 13:55:48 +080085call_board_init_f_0:
86 mv a0, sp
87 jal board_init_f_alloc_reserve
Lukas Auera3596652019-03-17 19:28:37 +010088
89 /*
90 * Set global data pointer here for all harts, uninitialized at this
91 * point.
92 */
93 mv gp, a0
94
95 /* setup stack */
Bin Mengb161f902020-04-16 08:09:30 -070096#if CONFIG_IS_ENABLED(SMP)
Lukas Auera3596652019-03-17 19:28:37 +010097 /* tp: hart id */
98 slli t0, tp, CONFIG_STACK_SIZE_SHIFT
99 sub sp, a0, t0
100#else
Rick Chene76b8042017-12-26 13:55:48 +0800101 mv sp, a0
Lukas Auera3596652019-03-17 19:28:37 +0100102#endif
103
Rick Chene5e6c362019-04-30 13:49:33 +0800104#ifndef CONFIG_XIP
Lukas Auera3596652019-03-17 19:28:37 +0100105 /*
106 * Pick hart to initialize global data and run U-Boot. The other harts
107 * wait for initialization to complete.
108 */
109 la t0, hart_lottery
110 li s2, 1
111 amoswap.w s2, t1, 0(t0)
112 bnez s2, wait_for_gd_init
Rick Chene5e6c362019-04-30 13:49:33 +0800113#else
114 bnez tp, secondary_hart_loop
115#endif
Lukas Auer39a652b2018-11-22 11:26:29 +0100116
Rick Chen3043b902019-04-30 13:49:35 +0800117#ifdef CONFIG_OF_PRIOR_STAGE
Lukas Auer39a652b2018-11-22 11:26:29 +0100118 la t0, prior_stage_fdt_address
119 SREG s1, 0(t0)
Rick Chen3043b902019-04-30 13:49:35 +0800120#endif
Lukas Auer39a652b2018-11-22 11:26:29 +0100121
Rick Chene76b8042017-12-26 13:55:48 +0800122 jal board_init_f_init_reserve
123
Atish Patra111b8042020-04-21 11:15:01 -0700124 SREG s1, GD_FIRMWARE_FDT_ADDR(gp)
Bin Meng89681a72018-12-12 06:12:45 -0800125 /* save the boot hart id to global_data */
Lukas Auer8de4b3e2019-03-17 19:28:36 +0100126 SREG tp, GD_BOOT_HART(gp)
Bin Meng89681a72018-12-12 06:12:45 -0800127
Rick Chene5e6c362019-04-30 13:49:33 +0800128#ifndef CONFIG_XIP
Lukas Auera3596652019-03-17 19:28:37 +0100129 la t0, available_harts_lock
130 fence rw, w
131 amoswap.w zero, zero, 0(t0)
132
133wait_for_gd_init:
134 la t0, available_harts_lock
135 li t1, 1
1361: amoswap.w t1, t1, 0(t0)
137 fence r, rw
138 bnez t1, 1b
139
140 /* register available harts in the available_harts mask */
141 li t1, 1
142 sll t1, t1, tp
143 LREG t2, GD_AVAILABLE_HARTS(gp)
144 or t2, t2, t1
145 SREG t2, GD_AVAILABLE_HARTS(gp)
146
147 fence rw, w
148 amoswap.w zero, zero, 0(t0)
149
150 /*
151 * Continue on hart lottery winner, others branch to
152 * secondary_hart_loop.
153 */
154 bnez s2, secondary_hart_loop
Rick Chene5e6c362019-04-30 13:49:33 +0800155#endif
Lukas Auera3596652019-03-17 19:28:37 +0100156
Lukas Auer01558e22019-03-17 19:28:35 +0100157 /* Enable cache */
158 jal icache_enable
159 jal dcache_enable
160
161#ifdef CONFIG_DEBUG_UART
162 jal debug_uart_init
163#endif
164
Lukas Auer7cf43682018-11-22 11:26:24 +0100165 mv a0, zero /* a0 <-- boot_flags = 0 */
166 la t5, board_init_f
Lukas Auer396f0bd2019-08-21 21:14:45 +0200167 jalr t5 /* jump to board_init_f() */
168
169#ifdef CONFIG_SPL_BUILD
170spl_clear_bss:
171 la t0, __bss_start
172 la t1, __bss_end
Lukas Auer2a2a9252019-08-21 21:14:46 +0200173 beq t0, t1, spl_stack_gd_setup
Lukas Auer396f0bd2019-08-21 21:14:45 +0200174
175spl_clear_bss_loop:
176 SREG zero, 0(t0)
177 addi t0, t0, REGBYTES
Rick Chen55bc1bd2019-11-14 13:52:27 +0800178 blt t0, t1, spl_clear_bss_loop
Lukas Auer396f0bd2019-08-21 21:14:45 +0200179
Lukas Auer2a2a9252019-08-21 21:14:46 +0200180spl_stack_gd_setup:
181 jal spl_relocate_stack_gd
182
183 /* skip setup if we did not relocate */
184 beqz a0, spl_call_board_init_r
185 mv s0, a0
186
187 /* setup stack on main hart */
Bin Mengb161f902020-04-16 08:09:30 -0700188#if CONFIG_IS_ENABLED(SMP)
Lukas Auer2a2a9252019-08-21 21:14:46 +0200189 /* tp: hart id */
190 slli t0, tp, CONFIG_STACK_SIZE_SHIFT
191 sub sp, s0, t0
192#else
193 mv sp, s0
194#endif
195
Leo Yu-Chi Liang4e3ba2a2020-06-29 16:27:28 +0800196#if CONFIG_IS_ENABLED(SMP)
Lukas Auer2a2a9252019-08-21 21:14:46 +0200197 /* set new stack and global data pointer on secondary harts */
198spl_secondary_hart_stack_gd_setup:
199 la a0, secondary_hart_relocate
200 mv a1, s0
201 mv a2, s0
Lukas Auerc308e012019-12-08 23:28:51 +0100202 mv a3, zero
Lukas Auer2a2a9252019-08-21 21:14:46 +0200203 jal smp_call_function
204
205 /* hang if relocation of secondary harts has failed */
206 beqz a0, 1f
207 mv a1, a0
208 la a0, secondary_harts_relocation_error
209 jal printf
210 jal hang
Leo Yu-Chi Liang4e3ba2a2020-06-29 16:27:28 +0800211#endif
Lukas Auer2a2a9252019-08-21 21:14:46 +0200212
213 /* set new global data pointer on main hart */
2141: mv gp, s0
215
Lukas Auer396f0bd2019-08-21 21:14:45 +0200216spl_call_board_init_r:
217 mv a0, zero
218 mv a1, zero
219 jal board_init_r
220#endif
Rick Chene76b8042017-12-26 13:55:48 +0800221
222/*
Simon Glass284f71b2019-12-28 10:44:45 -0700223 * void relocate_code(addr_sp, gd, addr_moni)
Rick Chene76b8042017-12-26 13:55:48 +0800224 *
225 * This "function" does not return, instead it continues in RAM
226 * after relocating the monitor code.
227 *
228 */
229.globl relocate_code
230relocate_code:
Lukas Auer7cf43682018-11-22 11:26:24 +0100231 mv s2, a0 /* save addr_sp */
232 mv s3, a1 /* save addr of gd */
233 mv s4, a2 /* save addr of destination */
Rick Chene76b8042017-12-26 13:55:48 +0800234
235/*
236 *Set up the stack
237 */
238stack_setup:
Bin Mengb161f902020-04-16 08:09:30 -0700239#if CONFIG_IS_ENABLED(SMP)
Lukas Auera3596652019-03-17 19:28:37 +0100240 /* tp: hart id */
241 slli t0, tp, CONFIG_STACK_SIZE_SHIFT
242 sub sp, s2, t0
243#else
Lukas Auer7cf43682018-11-22 11:26:24 +0100244 mv sp, s2
Lukas Auera3596652019-03-17 19:28:37 +0100245#endif
246
Lukas Auer7cf43682018-11-22 11:26:24 +0100247 la t0, _start
248 sub t6, s4, t0 /* t6 <- relocation offset */
249 beq t0, s4, clear_bss /* skip relocation */
Rick Chene76b8042017-12-26 13:55:48 +0800250
Lukas Auer7cf43682018-11-22 11:26:24 +0100251 mv t1, s4 /* t1 <- scratch for copy_loop */
252 la t3, __bss_start
253 sub t3, t3, t0 /* t3 <- __bss_start_ofs */
254 add t2, t0, t3 /* t2 <- source end address */
Rick Chene76b8042017-12-26 13:55:48 +0800255
256copy_loop:
Lukas Auer7cf43682018-11-22 11:26:24 +0100257 LREG t5, 0(t0)
258 addi t0, t0, REGBYTES
259 SREG t5, 0(t1)
260 addi t1, t1, REGBYTES
261 blt t0, t2, copy_loop
Rick Chene76b8042017-12-26 13:55:48 +0800262
263/*
264 * Update dynamic relocations after board_init_f
265 */
266fix_rela_dyn:
Lukas Auer7cf43682018-11-22 11:26:24 +0100267 la t1, __rel_dyn_start
268 la t2, __rel_dyn_end
269 beq t1, t2, clear_bss
270 add t1, t1, t6 /* t1 <- rela_dyn_start in RAM */
271 add t2, t2, t6 /* t2 <- rela_dyn_end in RAM */
Rick Chene76b8042017-12-26 13:55:48 +0800272
273/*
274 * skip first reserved entry: address, type, addend
275 */
Marcus Comstedtb9ad45d2019-08-11 14:45:29 +0200276 j 10f
Rick Chene76b8042017-12-26 13:55:48 +0800277
2786:
Lukas Auer7cf43682018-11-22 11:26:24 +0100279 LREG t5, -(REGBYTES*2)(t1) /* t5 <-- relocation info:type */
280 li t3, R_RISCV_RELATIVE /* reloc type R_RISCV_RELATIVE */
281 bne t5, t3, 8f /* skip non-RISCV_RELOC entries */
282 LREG t3, -(REGBYTES*3)(t1)
283 LREG t5, -(REGBYTES)(t1) /* t5 <-- addend */
284 add t5, t5, t6 /* t5 <-- location to fix up in RAM */
285 add t3, t3, t6 /* t3 <-- location to fix up in RAM */
286 SREG t5, 0(t3)
Marcus Comstedtb9ad45d2019-08-11 14:45:29 +0200287 j 10f
Rick Chene76b8042017-12-26 13:55:48 +0800288
2898:
Lukas Auer7cf43682018-11-22 11:26:24 +0100290 la t4, __dyn_sym_start
291 add t4, t4, t6
Rick Chene76b8042017-12-26 13:55:48 +0800292
2939:
Lukas Auer7cf43682018-11-22 11:26:24 +0100294 LREG t5, -(REGBYTES*2)(t1) /* t5 <-- relocation info:type */
295 srli t0, t5, SYM_INDEX /* t0 <--- sym table index */
296 andi t5, t5, 0xFF /* t5 <--- relocation type */
297 li t3, RELOC_TYPE
298 bne t5, t3, 10f /* skip non-addned entries */
Rick Chene76b8042017-12-26 13:55:48 +0800299
Lukas Auer7cf43682018-11-22 11:26:24 +0100300 LREG t3, -(REGBYTES*3)(t1)
301 li t5, SYM_SIZE
302 mul t0, t0, t5
Lukas Auer39a652b2018-11-22 11:26:29 +0100303 add s5, t4, t0
Marcus Comstedtb9ad45d2019-08-11 14:45:29 +0200304 LREG t0, -(REGBYTES)(t1) /* t0 <-- addend */
Lukas Auer39a652b2018-11-22 11:26:29 +0100305 LREG t5, REGBYTES(s5)
Marcus Comstedtb9ad45d2019-08-11 14:45:29 +0200306 add t5, t5, t0
Lukas Auer7cf43682018-11-22 11:26:24 +0100307 add t5, t5, t6 /* t5 <-- location to fix up in RAM */
308 add t3, t3, t6 /* t3 <-- location to fix up in RAM */
309 SREG t5, 0(t3)
Rick Chene76b8042017-12-26 13:55:48 +080031010:
Lukas Auer7cf43682018-11-22 11:26:24 +0100311 addi t1, t1, (REGBYTES*3)
Marcus Comstedtb9ad45d2019-08-11 14:45:29 +0200312 ble t1, t2, 6b
Rick Chene76b8042017-12-26 13:55:48 +0800313
314/*
315 * trap update
316*/
Lukas Auer7cf43682018-11-22 11:26:24 +0100317 la t0, trap_entry
318 add t0, t0, t6
Anup Patel89b39342018-12-03 10:57:40 +0530319 csrw MODE_PREFIX(tvec), t0
Rick Chene76b8042017-12-26 13:55:48 +0800320
321clear_bss:
Lukas Auer7cf43682018-11-22 11:26:24 +0100322 la t0, __bss_start /* t0 <- rel __bss_start in FLASH */
323 add t0, t0, t6 /* t0 <- rel __bss_start in RAM */
324 la t1, __bss_end /* t1 <- rel __bss_end in FLASH */
325 add t1, t1, t6 /* t1 <- rel __bss_end in RAM */
Lukas Auera3596652019-03-17 19:28:37 +0100326 beq t0, t1, relocate_secondary_harts
Rick Chene76b8042017-12-26 13:55:48 +0800327
328clbss_l:
Lukas Auer8598e6b2018-11-22 11:26:28 +0100329 SREG zero, 0(t0) /* clear loop... */
Lukas Auer7cf43682018-11-22 11:26:24 +0100330 addi t0, t0, REGBYTES
Rick Chen55bc1bd2019-11-14 13:52:27 +0800331 blt t0, t1, clbss_l
Rick Chene76b8042017-12-26 13:55:48 +0800332
Lukas Auera3596652019-03-17 19:28:37 +0100333relocate_secondary_harts:
Bin Mengb161f902020-04-16 08:09:30 -0700334#if CONFIG_IS_ENABLED(SMP)
Lukas Auera3596652019-03-17 19:28:37 +0100335 /* send relocation IPI */
336 la t0, secondary_hart_relocate
337 add a0, t0, t6
338
339 /* store relocation offset */
340 mv s5, t6
341
342 mv a1, s2
343 mv a2, s3
Lukas Auerc308e012019-12-08 23:28:51 +0100344 mv a3, zero
Lukas Auera3596652019-03-17 19:28:37 +0100345 jal smp_call_function
346
Lukas Auercddde092019-03-17 19:28:40 +0100347 /* hang if relocation of secondary harts has failed */
348 beqz a0, 1f
349 mv a1, a0
350 la a0, secondary_harts_relocation_error
351 jal printf
352 jal hang
353
Lukas Auera3596652019-03-17 19:28:37 +0100354 /* restore relocation offset */
Lukas Auercddde092019-03-17 19:28:40 +01003551: mv t6, s5
Lukas Auera3596652019-03-17 19:28:37 +0100356#endif
357
Rick Chene76b8042017-12-26 13:55:48 +0800358/*
359 * We are done. Do not return, instead branch to second part of board
360 * initialization, now running from RAM.
361 */
362call_board_init_r:
Rick Chen842d5802018-11-07 09:34:06 +0800363 jal invalidate_icache_all
364 jal flush_dcache_all
Sean Anderson750fee52020-01-27 16:39:44 -0500365 la t0, board_init_r /* offset of board_init_r() */
366 add t4, t0, t6 /* real address of board_init_r() */
Rick Chene76b8042017-12-26 13:55:48 +0800367/*
368 * setup parameters for board_init_r
369 */
Lukas Auer7cf43682018-11-22 11:26:24 +0100370 mv a0, s3 /* gd_t */
371 mv a1, s4 /* dest_addr */
Rick Chene76b8042017-12-26 13:55:48 +0800372
373/*
374 * jump to it ...
375 */
Lukas Auer7cf43682018-11-22 11:26:24 +0100376 jr t4 /* jump to board_init_r() */
Lukas Auera3596652019-03-17 19:28:37 +0100377
Bin Mengb161f902020-04-16 08:09:30 -0700378#if CONFIG_IS_ENABLED(SMP)
Lukas Auera3596652019-03-17 19:28:37 +0100379hart_out_of_bounds_loop:
380 /* Harts in this loop are out of bounds, increase CONFIG_NR_CPUS. */
381 wfi
382 j hart_out_of_bounds_loop
Lukas Auera3596652019-03-17 19:28:37 +0100383
Lukas Auera3596652019-03-17 19:28:37 +0100384/* SMP relocation entry */
385secondary_hart_relocate:
386 /* a1: new sp */
387 /* a2: new gd */
388 /* tp: hart id */
389
390 /* setup stack */
391 slli t0, tp, CONFIG_STACK_SIZE_SHIFT
392 sub sp, a1, t0
393
394 /* update global data pointer */
395 mv gp, a2
396#endif
397
398secondary_hart_loop:
399 wfi
400
Bin Mengb161f902020-04-16 08:09:30 -0700401#if CONFIG_IS_ENABLED(SMP)
Lukas Auera3596652019-03-17 19:28:37 +0100402 csrr t0, MODE_PREFIX(ip)
Lukas Auer61346592019-08-21 21:14:43 +0200403#if CONFIG_IS_ENABLED(RISCV_MMODE)
Lukas Auera3596652019-03-17 19:28:37 +0100404 andi t0, t0, MIE_MSIE
405#else
406 andi t0, t0, SIE_SSIE
407#endif
408 beqz t0, secondary_hart_loop
409
410 mv a0, tp
411 jal handle_ipi
412#endif
413
414 j secondary_hart_loop