blob: f3dccdbe4c55a3279e0e3f6eb3d8d81b030ab8cd [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Rick Chene76b8042017-12-26 13:55:48 +08002/*
3 * Startup Code for RISC-V Core
4 *
5 * Copyright (c) 2017 Microsemi Corporation.
6 * Copyright (c) 2017 Padmarao Begari <Padmarao.Begari@microsemi.com>
7 *
8 * Copyright (C) 2017 Andes Technology Corporation
9 * Rick Chen, Andes Technology Corporation <rick@andestech.com>
Rick Chene76b8042017-12-26 13:55:48 +080010 */
11
12#include <asm-offsets.h>
13#include <config.h>
14#include <common.h>
15#include <elf.h>
16#include <asm/encoding.h>
Bin Meng89681a72018-12-12 06:12:45 -080017#include <generated/asm-offsets.h>
Rick Chene76b8042017-12-26 13:55:48 +080018
19#ifdef CONFIG_32BIT
Lukas Auer7cf43682018-11-22 11:26:24 +010020#define LREG lw
21#define SREG sw
22#define REGBYTES 4
Rick Chene76b8042017-12-26 13:55:48 +080023#define RELOC_TYPE R_RISCV_32
24#define SYM_INDEX 0x8
25#define SYM_SIZE 0x10
26#else
Lukas Auer7cf43682018-11-22 11:26:24 +010027#define LREG ld
28#define SREG sd
29#define REGBYTES 8
Rick Chene76b8042017-12-26 13:55:48 +080030#define RELOC_TYPE R_RISCV_64
31#define SYM_INDEX 0x20
32#define SYM_SIZE 0x18
33#endif
34
Lukas Auercddde092019-03-17 19:28:40 +010035.section .data
36secondary_harts_relocation_error:
37 .ascii "Relocation of secondary harts has failed, error %d\n"
38
Lukas Auer7cf43682018-11-22 11:26:24 +010039.section .text
Rick Chene76b8042017-12-26 13:55:48 +080040.globl _start
41_start:
Lukas Auer61346592019-08-21 21:14:43 +020042#if CONFIG_IS_ENABLED(RISCV_MMODE)
Bin Mengf9426362019-07-10 23:43:13 -070043 csrr a0, CSR_MHARTID
Lukas Auer9ebf2942019-03-17 19:28:39 +010044#endif
45
Lukas Auer39a652b2018-11-22 11:26:29 +010046 /* save hart id and dtb pointer */
Lukas Auer8de4b3e2019-03-17 19:28:36 +010047 mv tp, a0
Lukas Auer39a652b2018-11-22 11:26:29 +010048 mv s1, a1
49
Lukas Auer7cf43682018-11-22 11:26:24 +010050 la t0, trap_entry
Anup Patel89b39342018-12-03 10:57:40 +053051 csrw MODE_PREFIX(tvec), t0
Lukas Auer8598e6b2018-11-22 11:26:28 +010052
53 /* mask all interrupts */
Anup Patel89b39342018-12-03 10:57:40 +053054 csrw MODE_PREFIX(ie), zero
Rick Chene76b8042017-12-26 13:55:48 +080055
Lukas Auera3596652019-03-17 19:28:37 +010056#ifdef CONFIG_SMP
57 /* check if hart is within range */
58 /* tp: hart id */
59 li t0, CONFIG_NR_CPUS
60 bge tp, t0, hart_out_of_bounds_loop
61#endif
62
63#ifdef CONFIG_SMP
64 /* set xSIE bit to receive IPIs */
Lukas Auer61346592019-08-21 21:14:43 +020065#if CONFIG_IS_ENABLED(RISCV_MMODE)
Lukas Auera3596652019-03-17 19:28:37 +010066 li t0, MIE_MSIE
67#else
68 li t0, SIE_SSIE
69#endif
70 csrs MODE_PREFIX(ie), t0
71#endif
72
Rick Chene76b8042017-12-26 13:55:48 +080073/*
Rick Chene76b8042017-12-26 13:55:48 +080074 * Set stackpointer in internal/ex RAM to call board_init_f
75 */
76call_board_init_f:
Lukas Auer7cf43682018-11-22 11:26:24 +010077 li t0, -16
Lukas Auer396f0bd2019-08-21 21:14:45 +020078#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_STACK)
79 li t1, CONFIG_SPL_STACK
80#else
Lukas Auer7cf43682018-11-22 11:26:24 +010081 li t1, CONFIG_SYS_INIT_SP_ADDR
Lukas Auer396f0bd2019-08-21 21:14:45 +020082#endif
Lukas Auer7cf43682018-11-22 11:26:24 +010083 and sp, t1, t0 /* force 16 byte alignment */
Rick Chene76b8042017-12-26 13:55:48 +080084
Rick Chene76b8042017-12-26 13:55:48 +080085call_board_init_f_0:
86 mv a0, sp
87 jal board_init_f_alloc_reserve
Lukas Auera3596652019-03-17 19:28:37 +010088
89 /*
90 * Set global data pointer here for all harts, uninitialized at this
91 * point.
92 */
93 mv gp, a0
94
95 /* setup stack */
96#ifdef CONFIG_SMP
97 /* tp: hart id */
98 slli t0, tp, CONFIG_STACK_SIZE_SHIFT
99 sub sp, a0, t0
100#else
Rick Chene76b8042017-12-26 13:55:48 +0800101 mv sp, a0
Lukas Auera3596652019-03-17 19:28:37 +0100102#endif
103
Rick Chene5e6c362019-04-30 13:49:33 +0800104#ifndef CONFIG_XIP
Lukas Auera3596652019-03-17 19:28:37 +0100105 /*
106 * Pick hart to initialize global data and run U-Boot. The other harts
107 * wait for initialization to complete.
108 */
109 la t0, hart_lottery
110 li s2, 1
111 amoswap.w s2, t1, 0(t0)
112 bnez s2, wait_for_gd_init
Rick Chene5e6c362019-04-30 13:49:33 +0800113#else
114 bnez tp, secondary_hart_loop
115#endif
Lukas Auer39a652b2018-11-22 11:26:29 +0100116
Rick Chen3043b902019-04-30 13:49:35 +0800117#ifdef CONFIG_OF_PRIOR_STAGE
Lukas Auer39a652b2018-11-22 11:26:29 +0100118 la t0, prior_stage_fdt_address
119 SREG s1, 0(t0)
Rick Chen3043b902019-04-30 13:49:35 +0800120#endif
Lukas Auer39a652b2018-11-22 11:26:29 +0100121
Rick Chene76b8042017-12-26 13:55:48 +0800122 jal board_init_f_init_reserve
123
Bin Meng89681a72018-12-12 06:12:45 -0800124 /* save the boot hart id to global_data */
Lukas Auer8de4b3e2019-03-17 19:28:36 +0100125 SREG tp, GD_BOOT_HART(gp)
Bin Meng89681a72018-12-12 06:12:45 -0800126
Rick Chene5e6c362019-04-30 13:49:33 +0800127#ifndef CONFIG_XIP
Lukas Auera3596652019-03-17 19:28:37 +0100128 la t0, available_harts_lock
129 fence rw, w
130 amoswap.w zero, zero, 0(t0)
131
132wait_for_gd_init:
133 la t0, available_harts_lock
134 li t1, 1
1351: amoswap.w t1, t1, 0(t0)
136 fence r, rw
137 bnez t1, 1b
138
139 /* register available harts in the available_harts mask */
140 li t1, 1
141 sll t1, t1, tp
142 LREG t2, GD_AVAILABLE_HARTS(gp)
143 or t2, t2, t1
144 SREG t2, GD_AVAILABLE_HARTS(gp)
145
146 fence rw, w
147 amoswap.w zero, zero, 0(t0)
148
149 /*
150 * Continue on hart lottery winner, others branch to
151 * secondary_hart_loop.
152 */
153 bnez s2, secondary_hart_loop
Rick Chene5e6c362019-04-30 13:49:33 +0800154#endif
Lukas Auera3596652019-03-17 19:28:37 +0100155
Lukas Auer01558e22019-03-17 19:28:35 +0100156 /* Enable cache */
157 jal icache_enable
158 jal dcache_enable
159
160#ifdef CONFIG_DEBUG_UART
161 jal debug_uart_init
162#endif
163
Lukas Auer7cf43682018-11-22 11:26:24 +0100164 mv a0, zero /* a0 <-- boot_flags = 0 */
165 la t5, board_init_f
Lukas Auer396f0bd2019-08-21 21:14:45 +0200166 jalr t5 /* jump to board_init_f() */
167
168#ifdef CONFIG_SPL_BUILD
169spl_clear_bss:
170 la t0, __bss_start
171 la t1, __bss_end
Lukas Auer2a2a9252019-08-21 21:14:46 +0200172 beq t0, t1, spl_stack_gd_setup
Lukas Auer396f0bd2019-08-21 21:14:45 +0200173
174spl_clear_bss_loop:
175 SREG zero, 0(t0)
176 addi t0, t0, REGBYTES
Rick Chen55bc1bd2019-11-14 13:52:27 +0800177 blt t0, t1, spl_clear_bss_loop
Lukas Auer396f0bd2019-08-21 21:14:45 +0200178
Lukas Auer2a2a9252019-08-21 21:14:46 +0200179spl_stack_gd_setup:
180 jal spl_relocate_stack_gd
181
182 /* skip setup if we did not relocate */
183 beqz a0, spl_call_board_init_r
184 mv s0, a0
185
186 /* setup stack on main hart */
187#ifdef CONFIG_SMP
188 /* tp: hart id */
189 slli t0, tp, CONFIG_STACK_SIZE_SHIFT
190 sub sp, s0, t0
191#else
192 mv sp, s0
193#endif
194
195 /* set new stack and global data pointer on secondary harts */
196spl_secondary_hart_stack_gd_setup:
197 la a0, secondary_hart_relocate
198 mv a1, s0
199 mv a2, s0
Lukas Auerc308e012019-12-08 23:28:51 +0100200 mv a3, zero
Lukas Auer2a2a9252019-08-21 21:14:46 +0200201 jal smp_call_function
202
203 /* hang if relocation of secondary harts has failed */
204 beqz a0, 1f
205 mv a1, a0
206 la a0, secondary_harts_relocation_error
207 jal printf
208 jal hang
209
210 /* set new global data pointer on main hart */
2111: mv gp, s0
212
Lukas Auer396f0bd2019-08-21 21:14:45 +0200213spl_call_board_init_r:
214 mv a0, zero
215 mv a1, zero
216 jal board_init_r
217#endif
Rick Chene76b8042017-12-26 13:55:48 +0800218
219/*
Simon Glass284f71b2019-12-28 10:44:45 -0700220 * void relocate_code(addr_sp, gd, addr_moni)
Rick Chene76b8042017-12-26 13:55:48 +0800221 *
222 * This "function" does not return, instead it continues in RAM
223 * after relocating the monitor code.
224 *
225 */
226.globl relocate_code
227relocate_code:
Lukas Auer7cf43682018-11-22 11:26:24 +0100228 mv s2, a0 /* save addr_sp */
229 mv s3, a1 /* save addr of gd */
230 mv s4, a2 /* save addr of destination */
Rick Chene76b8042017-12-26 13:55:48 +0800231
232/*
233 *Set up the stack
234 */
235stack_setup:
Lukas Auera3596652019-03-17 19:28:37 +0100236#ifdef CONFIG_SMP
237 /* tp: hart id */
238 slli t0, tp, CONFIG_STACK_SIZE_SHIFT
239 sub sp, s2, t0
240#else
Lukas Auer7cf43682018-11-22 11:26:24 +0100241 mv sp, s2
Lukas Auera3596652019-03-17 19:28:37 +0100242#endif
243
Lukas Auer7cf43682018-11-22 11:26:24 +0100244 la t0, _start
245 sub t6, s4, t0 /* t6 <- relocation offset */
246 beq t0, s4, clear_bss /* skip relocation */
Rick Chene76b8042017-12-26 13:55:48 +0800247
Lukas Auer7cf43682018-11-22 11:26:24 +0100248 mv t1, s4 /* t1 <- scratch for copy_loop */
249 la t3, __bss_start
250 sub t3, t3, t0 /* t3 <- __bss_start_ofs */
251 add t2, t0, t3 /* t2 <- source end address */
Rick Chene76b8042017-12-26 13:55:48 +0800252
253copy_loop:
Lukas Auer7cf43682018-11-22 11:26:24 +0100254 LREG t5, 0(t0)
255 addi t0, t0, REGBYTES
256 SREG t5, 0(t1)
257 addi t1, t1, REGBYTES
258 blt t0, t2, copy_loop
Rick Chene76b8042017-12-26 13:55:48 +0800259
260/*
261 * Update dynamic relocations after board_init_f
262 */
263fix_rela_dyn:
Lukas Auer7cf43682018-11-22 11:26:24 +0100264 la t1, __rel_dyn_start
265 la t2, __rel_dyn_end
266 beq t1, t2, clear_bss
267 add t1, t1, t6 /* t1 <- rela_dyn_start in RAM */
268 add t2, t2, t6 /* t2 <- rela_dyn_end in RAM */
Rick Chene76b8042017-12-26 13:55:48 +0800269
270/*
271 * skip first reserved entry: address, type, addend
272 */
Marcus Comstedtb9ad45d2019-08-11 14:45:29 +0200273 j 10f
Rick Chene76b8042017-12-26 13:55:48 +0800274
2756:
Lukas Auer7cf43682018-11-22 11:26:24 +0100276 LREG t5, -(REGBYTES*2)(t1) /* t5 <-- relocation info:type */
277 li t3, R_RISCV_RELATIVE /* reloc type R_RISCV_RELATIVE */
278 bne t5, t3, 8f /* skip non-RISCV_RELOC entries */
279 LREG t3, -(REGBYTES*3)(t1)
280 LREG t5, -(REGBYTES)(t1) /* t5 <-- addend */
281 add t5, t5, t6 /* t5 <-- location to fix up in RAM */
282 add t3, t3, t6 /* t3 <-- location to fix up in RAM */
283 SREG t5, 0(t3)
Marcus Comstedtb9ad45d2019-08-11 14:45:29 +0200284 j 10f
Rick Chene76b8042017-12-26 13:55:48 +0800285
2868:
Lukas Auer7cf43682018-11-22 11:26:24 +0100287 la t4, __dyn_sym_start
288 add t4, t4, t6
Rick Chene76b8042017-12-26 13:55:48 +0800289
2909:
Lukas Auer7cf43682018-11-22 11:26:24 +0100291 LREG t5, -(REGBYTES*2)(t1) /* t5 <-- relocation info:type */
292 srli t0, t5, SYM_INDEX /* t0 <--- sym table index */
293 andi t5, t5, 0xFF /* t5 <--- relocation type */
294 li t3, RELOC_TYPE
295 bne t5, t3, 10f /* skip non-addned entries */
Rick Chene76b8042017-12-26 13:55:48 +0800296
Lukas Auer7cf43682018-11-22 11:26:24 +0100297 LREG t3, -(REGBYTES*3)(t1)
298 li t5, SYM_SIZE
299 mul t0, t0, t5
Lukas Auer39a652b2018-11-22 11:26:29 +0100300 add s5, t4, t0
Marcus Comstedtb9ad45d2019-08-11 14:45:29 +0200301 LREG t0, -(REGBYTES)(t1) /* t0 <-- addend */
Lukas Auer39a652b2018-11-22 11:26:29 +0100302 LREG t5, REGBYTES(s5)
Marcus Comstedtb9ad45d2019-08-11 14:45:29 +0200303 add t5, t5, t0
Lukas Auer7cf43682018-11-22 11:26:24 +0100304 add t5, t5, t6 /* t5 <-- location to fix up in RAM */
305 add t3, t3, t6 /* t3 <-- location to fix up in RAM */
306 SREG t5, 0(t3)
Rick Chene76b8042017-12-26 13:55:48 +080030710:
Lukas Auer7cf43682018-11-22 11:26:24 +0100308 addi t1, t1, (REGBYTES*3)
Marcus Comstedtb9ad45d2019-08-11 14:45:29 +0200309 ble t1, t2, 6b
Rick Chene76b8042017-12-26 13:55:48 +0800310
311/*
312 * trap update
313*/
Lukas Auer7cf43682018-11-22 11:26:24 +0100314 la t0, trap_entry
315 add t0, t0, t6
Anup Patel89b39342018-12-03 10:57:40 +0530316 csrw MODE_PREFIX(tvec), t0
Rick Chene76b8042017-12-26 13:55:48 +0800317
318clear_bss:
Lukas Auer7cf43682018-11-22 11:26:24 +0100319 la t0, __bss_start /* t0 <- rel __bss_start in FLASH */
320 add t0, t0, t6 /* t0 <- rel __bss_start in RAM */
321 la t1, __bss_end /* t1 <- rel __bss_end in FLASH */
322 add t1, t1, t6 /* t1 <- rel __bss_end in RAM */
Lukas Auera3596652019-03-17 19:28:37 +0100323 beq t0, t1, relocate_secondary_harts
Rick Chene76b8042017-12-26 13:55:48 +0800324
325clbss_l:
Lukas Auer8598e6b2018-11-22 11:26:28 +0100326 SREG zero, 0(t0) /* clear loop... */
Lukas Auer7cf43682018-11-22 11:26:24 +0100327 addi t0, t0, REGBYTES
Rick Chen55bc1bd2019-11-14 13:52:27 +0800328 blt t0, t1, clbss_l
Rick Chene76b8042017-12-26 13:55:48 +0800329
Lukas Auera3596652019-03-17 19:28:37 +0100330relocate_secondary_harts:
331#ifdef CONFIG_SMP
332 /* send relocation IPI */
333 la t0, secondary_hart_relocate
334 add a0, t0, t6
335
336 /* store relocation offset */
337 mv s5, t6
338
339 mv a1, s2
340 mv a2, s3
Lukas Auerc308e012019-12-08 23:28:51 +0100341 mv a3, zero
Lukas Auera3596652019-03-17 19:28:37 +0100342 jal smp_call_function
343
Lukas Auercddde092019-03-17 19:28:40 +0100344 /* hang if relocation of secondary harts has failed */
345 beqz a0, 1f
346 mv a1, a0
347 la a0, secondary_harts_relocation_error
348 jal printf
349 jal hang
350
Lukas Auera3596652019-03-17 19:28:37 +0100351 /* restore relocation offset */
Lukas Auercddde092019-03-17 19:28:40 +01003521: mv t6, s5
Lukas Auera3596652019-03-17 19:28:37 +0100353#endif
354
Rick Chene76b8042017-12-26 13:55:48 +0800355/*
356 * We are done. Do not return, instead branch to second part of board
357 * initialization, now running from RAM.
358 */
359call_board_init_r:
Rick Chen842d5802018-11-07 09:34:06 +0800360 jal invalidate_icache_all
361 jal flush_dcache_all
Lukas Auer7cf43682018-11-22 11:26:24 +0100362 la t0, board_init_r
363 mv t4, t0 /* offset of board_init_r() */
364 add t4, t4, t6 /* real address of board_init_r() */
Rick Chene76b8042017-12-26 13:55:48 +0800365/*
366 * setup parameters for board_init_r
367 */
Lukas Auer7cf43682018-11-22 11:26:24 +0100368 mv a0, s3 /* gd_t */
369 mv a1, s4 /* dest_addr */
Rick Chene76b8042017-12-26 13:55:48 +0800370
371/*
372 * jump to it ...
373 */
Lukas Auer7cf43682018-11-22 11:26:24 +0100374 jr t4 /* jump to board_init_r() */
Lukas Auera3596652019-03-17 19:28:37 +0100375
376#ifdef CONFIG_SMP
377hart_out_of_bounds_loop:
378 /* Harts in this loop are out of bounds, increase CONFIG_NR_CPUS. */
379 wfi
380 j hart_out_of_bounds_loop
381#endif
382
383#ifdef CONFIG_SMP
384/* SMP relocation entry */
385secondary_hart_relocate:
386 /* a1: new sp */
387 /* a2: new gd */
388 /* tp: hart id */
389
390 /* setup stack */
391 slli t0, tp, CONFIG_STACK_SIZE_SHIFT
392 sub sp, a1, t0
393
394 /* update global data pointer */
395 mv gp, a2
396#endif
397
398secondary_hart_loop:
399 wfi
400
401#ifdef CONFIG_SMP
402 csrr t0, MODE_PREFIX(ip)
Lukas Auer61346592019-08-21 21:14:43 +0200403#if CONFIG_IS_ENABLED(RISCV_MMODE)
Lukas Auera3596652019-03-17 19:28:37 +0100404 andi t0, t0, MIE_MSIE
405#else
406 andi t0, t0, SIE_SSIE
407#endif
408 beqz t0, secondary_hart_loop
409
410 mv a0, tp
411 jal handle_ipi
412#endif
413
414 j secondary_hart_loop