blob: 6ecebfe814df4bee19c24e427ab2bccdf4a11056 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +03002/*
3 * board/renesas/silk/silk.c
4 *
5 * Copyright (C) 2015 Renesas Electronics Corporation
6 * Copyright (C) 2015 Cogent Embedded, Inc.
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +03007 */
8
9#include <common.h>
Simon Glassafb02152019-12-28 10:45:01 -070010#include <cpu_func.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -060011#include <env.h>
Simon Glassf11478f2019-12-28 10:45:07 -070012#include <hang.h>
Simon Glass97589732020-05-10 11:40:02 -060013#include <init.h>
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030014#include <malloc.h>
Nobuhiro Iwamatsufafe6e92014-12-09 16:20:04 +090015#include <dm.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060016#include <asm/global_data.h>
Nobuhiro Iwamatsufafe6e92014-12-09 16:20:04 +090017#include <dm/platform_data/serial_sh.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060018#include <env_internal.h>
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030019#include <asm/processor.h>
20#include <asm/mach-types.h>
21#include <asm/io.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060022#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060023#include <linux/delay.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090024#include <linux/errno.h>
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030025#include <asm/arch/sys_proto.h>
26#include <asm/gpio.h>
27#include <asm/arch/rmobile.h>
28#include <asm/arch/rcar-mstp.h>
29#include <asm/arch/mmc.h>
Vladimir Barinovc5951332015-02-24 18:55:46 +020030#include <asm/arch/sh_sdhi.h>
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030031#include <netdev.h>
32#include <miiphy.h>
33#include <i2c.h>
34#include <div64.h>
35#include "qos.h"
36
37DECLARE_GLOBAL_DATA_PTR;
38
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030039void s_init(void)
40{
41 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
42 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
43
44 /* Watchdog init */
45 writel(0xA5A5A500, &rwdt->rwtcsra);
46 writel(0xA5A5A500, &swdt->swtcsra);
47
48 /* QoS */
49 qos_init();
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030050}
51
Marek Vasut52e0ee32018-04-21 16:19:56 +020052#define TMU0_MSTP125 BIT(25)
53#define MMC0_MSTP315 BIT(15)
Vladimir Barinovc5951332015-02-24 18:55:46 +020054
55#define SD1CKCR 0xE6150078
Marek Vasut52e0ee32018-04-21 16:19:56 +020056#define SD_97500KHZ 0x7
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030057
58int board_early_init_f(void)
59{
60 /* TMU */
61 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
62
Marek Vasut52e0ee32018-04-21 16:19:56 +020063 /* Set SD1 to the 97.5MHz */
64 writel(SD_97500KHZ, SD1CKCR);
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030065
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030066 return 0;
67}
68
Marek Vasut52e0ee32018-04-21 16:19:56 +020069#define ETHERNET_PHY_RESET 56 /* GPIO 1 24 */
70
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030071int board_init(void)
72{
73 /* adress of boot parameters */
Tom Rinibb4dd962022-11-16 13:10:37 -050074 gd->bd->bi_boot_params = CFG_SYS_SDRAM_BASE + 0x100;
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030075
Marek Vasut52e0ee32018-04-21 16:19:56 +020076 /* Force ethernet PHY out of reset */
77 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
78 gpio_direction_output(ETHERNET_PHY_RESET, 0);
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030079 mdelay(20);
Marek Vasut52e0ee32018-04-21 16:19:56 +020080 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030081 udelay(1);
82
83 return 0;
84}
85
Marek Vasut52e0ee32018-04-21 16:19:56 +020086int dram_init(void)
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030087{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +053088 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasut52e0ee32018-04-21 16:19:56 +020089 return -EINVAL;
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030090
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030091 return 0;
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030092}
93
Marek Vasut52e0ee32018-04-21 16:19:56 +020094int dram_init_banksize(void)
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030095{
Marek Vasut52e0ee32018-04-21 16:19:56 +020096 fdtdec_setup_memory_banksize();
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030097
Marek Vasut52e0ee32018-04-21 16:19:56 +020098 return 0;
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030099}
100
Marek Vasut52e0ee32018-04-21 16:19:56 +0200101/* porter has KSZ8041RNLI */
102#define PHY_CONTROL1 0x1E
Marek Vasut9580a452019-03-30 07:05:09 +0100103#define PHY_LED_MODE 0xC000
Marek Vasut52e0ee32018-04-21 16:19:56 +0200104#define PHY_LED_MODE_ACK 0x4000
105int board_phy_config(struct phy_device *phydev)
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +0300106{
Marek Vasut52e0ee32018-04-21 16:19:56 +0200107 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
108 ret &= ~PHY_LED_MODE;
109 ret |= PHY_LED_MODE_ACK;
110 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +0300111
112 return 0;
113}
114
Harald Seiler6f14d5f2020-12-15 16:47:52 +0100115void reset_cpu(void)
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +0300116{
Marek Vasut52e0ee32018-04-21 16:19:56 +0200117 struct udevice *dev;
118 const u8 pmic_bus = 1;
Marek Vasutfbea8812018-04-22 04:44:05 +0200119 const u8 pmic_addr = 0x5a;
Marek Vasut52e0ee32018-04-21 16:19:56 +0200120 u8 data;
121 int ret;
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +0300122
Marek Vasut52e0ee32018-04-21 16:19:56 +0200123 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
124 if (ret)
125 hang();
126
127 ret = dm_i2c_read(dev, 0x13, &data, 1);
128 if (ret)
129 hang();
130
131 data |= BIT(1);
132
133 ret = dm_i2c_write(dev, 0x13, &data, 1);
134 if (ret)
135 hang();
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +0300136}
Nobuhiro Iwamatsufafe6e92014-12-09 16:20:04 +0900137
Marek Vasut52e0ee32018-04-21 16:19:56 +0200138enum env_location env_get_location(enum env_operation op, int prio)
139{
140 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsufafe6e92014-12-09 16:20:04 +0900141
Marek Vasut52e0ee32018-04-21 16:19:56 +0200142 /* Block environment access if loaded using JTAG */
143 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
144 (op != ENVOP_INIT))
145 return ENVL_UNKNOWN;
146
147 if (prio)
148 return ENVL_UNKNOWN;
149
150 return ENVL_SPI_FLASH;
151}