blob: db88f0ddb67d82b4bab78cf8a075cb1abe298265 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +03002/*
3 * board/renesas/silk/silk.c
4 *
5 * Copyright (C) 2015 Renesas Electronics Corporation
6 * Copyright (C) 2015 Cogent Embedded, Inc.
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +03007 */
8
9#include <common.h>
Simon Glassafb02152019-12-28 10:45:01 -070010#include <cpu_func.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -060011#include <env.h>
Simon Glassf11478f2019-12-28 10:45:07 -070012#include <hang.h>
Simon Glass97589732020-05-10 11:40:02 -060013#include <init.h>
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030014#include <malloc.h>
Nobuhiro Iwamatsufafe6e92014-12-09 16:20:04 +090015#include <dm.h>
16#include <dm/platform_data/serial_sh.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060017#include <env_internal.h>
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030018#include <asm/processor.h>
19#include <asm/mach-types.h>
20#include <asm/io.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090021#include <linux/errno.h>
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030022#include <asm/arch/sys_proto.h>
23#include <asm/gpio.h>
24#include <asm/arch/rmobile.h>
25#include <asm/arch/rcar-mstp.h>
26#include <asm/arch/mmc.h>
Vladimir Barinovc5951332015-02-24 18:55:46 +020027#include <asm/arch/sh_sdhi.h>
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030028#include <netdev.h>
29#include <miiphy.h>
30#include <i2c.h>
31#include <div64.h>
32#include "qos.h"
33
34DECLARE_GLOBAL_DATA_PTR;
35
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030036void s_init(void)
37{
38 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
39 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
40
41 /* Watchdog init */
42 writel(0xA5A5A500, &rwdt->rwtcsra);
43 writel(0xA5A5A500, &swdt->swtcsra);
44
45 /* QoS */
46 qos_init();
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030047}
48
Marek Vasut52e0ee32018-04-21 16:19:56 +020049#define TMU0_MSTP125 BIT(25)
50#define MMC0_MSTP315 BIT(15)
Vladimir Barinovc5951332015-02-24 18:55:46 +020051
52#define SD1CKCR 0xE6150078
Marek Vasut52e0ee32018-04-21 16:19:56 +020053#define SD_97500KHZ 0x7
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030054
55int board_early_init_f(void)
56{
57 /* TMU */
58 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
59
Marek Vasut52e0ee32018-04-21 16:19:56 +020060 /* Set SD1 to the 97.5MHz */
61 writel(SD_97500KHZ, SD1CKCR);
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030062
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030063 return 0;
64}
65
Marek Vasut52e0ee32018-04-21 16:19:56 +020066#define ETHERNET_PHY_RESET 56 /* GPIO 1 24 */
67
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030068int board_init(void)
69{
70 /* adress of boot parameters */
71 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
72
Marek Vasut52e0ee32018-04-21 16:19:56 +020073 /* Force ethernet PHY out of reset */
74 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
75 gpio_direction_output(ETHERNET_PHY_RESET, 0);
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030076 mdelay(20);
Marek Vasut52e0ee32018-04-21 16:19:56 +020077 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030078 udelay(1);
79
80 return 0;
81}
82
Marek Vasut52e0ee32018-04-21 16:19:56 +020083int dram_init(void)
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030084{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +053085 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasut52e0ee32018-04-21 16:19:56 +020086 return -EINVAL;
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030087
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030088 return 0;
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030089}
90
Marek Vasut52e0ee32018-04-21 16:19:56 +020091int dram_init_banksize(void)
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030092{
Marek Vasut52e0ee32018-04-21 16:19:56 +020093 fdtdec_setup_memory_banksize();
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030094
Marek Vasut52e0ee32018-04-21 16:19:56 +020095 return 0;
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030096}
97
Marek Vasut52e0ee32018-04-21 16:19:56 +020098/* porter has KSZ8041RNLI */
99#define PHY_CONTROL1 0x1E
Marek Vasut9580a452019-03-30 07:05:09 +0100100#define PHY_LED_MODE 0xC000
Marek Vasut52e0ee32018-04-21 16:19:56 +0200101#define PHY_LED_MODE_ACK 0x4000
102int board_phy_config(struct phy_device *phydev)
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +0300103{
Marek Vasut52e0ee32018-04-21 16:19:56 +0200104 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
105 ret &= ~PHY_LED_MODE;
106 ret |= PHY_LED_MODE_ACK;
107 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +0300108
109 return 0;
110}
111
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +0300112void reset_cpu(ulong addr)
113{
Marek Vasut52e0ee32018-04-21 16:19:56 +0200114 struct udevice *dev;
115 const u8 pmic_bus = 1;
Marek Vasutfbea8812018-04-22 04:44:05 +0200116 const u8 pmic_addr = 0x5a;
Marek Vasut52e0ee32018-04-21 16:19:56 +0200117 u8 data;
118 int ret;
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +0300119
Marek Vasut52e0ee32018-04-21 16:19:56 +0200120 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
121 if (ret)
122 hang();
123
124 ret = dm_i2c_read(dev, 0x13, &data, 1);
125 if (ret)
126 hang();
127
128 data |= BIT(1);
129
130 ret = dm_i2c_write(dev, 0x13, &data, 1);
131 if (ret)
132 hang();
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +0300133}
Nobuhiro Iwamatsufafe6e92014-12-09 16:20:04 +0900134
Marek Vasut52e0ee32018-04-21 16:19:56 +0200135enum env_location env_get_location(enum env_operation op, int prio)
136{
137 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsufafe6e92014-12-09 16:20:04 +0900138
Marek Vasut52e0ee32018-04-21 16:19:56 +0200139 /* Block environment access if loaded using JTAG */
140 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
141 (op != ENVOP_INIT))
142 return ENVL_UNKNOWN;
143
144 if (prio)
145 return ENVL_UNKNOWN;
146
147 return ENVL_SPI_FLASH;
148}