blob: b69e7035abdcb3a21e06e54e1447412c6e7981e4 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +03002/*
3 * board/renesas/silk/silk.c
4 *
5 * Copyright (C) 2015 Renesas Electronics Corporation
6 * Copyright (C) 2015 Cogent Embedded, Inc.
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +03007 */
8
9#include <common.h>
Simon Glassafb02152019-12-28 10:45:01 -070010#include <cpu_func.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -060011#include <env.h>
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030012#include <malloc.h>
Nobuhiro Iwamatsufafe6e92014-12-09 16:20:04 +090013#include <dm.h>
14#include <dm/platform_data/serial_sh.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060015#include <env_internal.h>
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030016#include <asm/processor.h>
17#include <asm/mach-types.h>
18#include <asm/io.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090019#include <linux/errno.h>
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030020#include <asm/arch/sys_proto.h>
21#include <asm/gpio.h>
22#include <asm/arch/rmobile.h>
23#include <asm/arch/rcar-mstp.h>
24#include <asm/arch/mmc.h>
Vladimir Barinovc5951332015-02-24 18:55:46 +020025#include <asm/arch/sh_sdhi.h>
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030026#include <netdev.h>
27#include <miiphy.h>
28#include <i2c.h>
29#include <div64.h>
30#include "qos.h"
31
32DECLARE_GLOBAL_DATA_PTR;
33
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030034void s_init(void)
35{
36 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
37 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
38
39 /* Watchdog init */
40 writel(0xA5A5A500, &rwdt->rwtcsra);
41 writel(0xA5A5A500, &swdt->swtcsra);
42
43 /* QoS */
44 qos_init();
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030045}
46
Marek Vasut52e0ee32018-04-21 16:19:56 +020047#define TMU0_MSTP125 BIT(25)
48#define MMC0_MSTP315 BIT(15)
Vladimir Barinovc5951332015-02-24 18:55:46 +020049
50#define SD1CKCR 0xE6150078
Marek Vasut52e0ee32018-04-21 16:19:56 +020051#define SD_97500KHZ 0x7
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030052
53int board_early_init_f(void)
54{
55 /* TMU */
56 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
57
Marek Vasut52e0ee32018-04-21 16:19:56 +020058 /* Set SD1 to the 97.5MHz */
59 writel(SD_97500KHZ, SD1CKCR);
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030060
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030061 return 0;
62}
63
Marek Vasut52e0ee32018-04-21 16:19:56 +020064#define ETHERNET_PHY_RESET 56 /* GPIO 1 24 */
65
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030066int board_init(void)
67{
68 /* adress of boot parameters */
69 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
70
Marek Vasut52e0ee32018-04-21 16:19:56 +020071 /* Force ethernet PHY out of reset */
72 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
73 gpio_direction_output(ETHERNET_PHY_RESET, 0);
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030074 mdelay(20);
Marek Vasut52e0ee32018-04-21 16:19:56 +020075 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030076 udelay(1);
77
78 return 0;
79}
80
Marek Vasut52e0ee32018-04-21 16:19:56 +020081int dram_init(void)
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030082{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +053083 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasut52e0ee32018-04-21 16:19:56 +020084 return -EINVAL;
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030085
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030086 return 0;
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030087}
88
Marek Vasut52e0ee32018-04-21 16:19:56 +020089int dram_init_banksize(void)
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030090{
Marek Vasut52e0ee32018-04-21 16:19:56 +020091 fdtdec_setup_memory_banksize();
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030092
Marek Vasut52e0ee32018-04-21 16:19:56 +020093 return 0;
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030094}
95
Marek Vasut52e0ee32018-04-21 16:19:56 +020096/* porter has KSZ8041RNLI */
97#define PHY_CONTROL1 0x1E
Marek Vasut9580a452019-03-30 07:05:09 +010098#define PHY_LED_MODE 0xC000
Marek Vasut52e0ee32018-04-21 16:19:56 +020099#define PHY_LED_MODE_ACK 0x4000
100int board_phy_config(struct phy_device *phydev)
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +0300101{
Marek Vasut52e0ee32018-04-21 16:19:56 +0200102 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
103 ret &= ~PHY_LED_MODE;
104 ret |= PHY_LED_MODE_ACK;
105 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +0300106
107 return 0;
108}
109
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +0300110void reset_cpu(ulong addr)
111{
Marek Vasut52e0ee32018-04-21 16:19:56 +0200112 struct udevice *dev;
113 const u8 pmic_bus = 1;
Marek Vasutfbea8812018-04-22 04:44:05 +0200114 const u8 pmic_addr = 0x5a;
Marek Vasut52e0ee32018-04-21 16:19:56 +0200115 u8 data;
116 int ret;
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +0300117
Marek Vasut52e0ee32018-04-21 16:19:56 +0200118 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
119 if (ret)
120 hang();
121
122 ret = dm_i2c_read(dev, 0x13, &data, 1);
123 if (ret)
124 hang();
125
126 data |= BIT(1);
127
128 ret = dm_i2c_write(dev, 0x13, &data, 1);
129 if (ret)
130 hang();
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +0300131}
Nobuhiro Iwamatsufafe6e92014-12-09 16:20:04 +0900132
Marek Vasut52e0ee32018-04-21 16:19:56 +0200133enum env_location env_get_location(enum env_operation op, int prio)
134{
135 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsufafe6e92014-12-09 16:20:04 +0900136
Marek Vasut52e0ee32018-04-21 16:19:56 +0200137 /* Block environment access if loaded using JTAG */
138 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
139 (op != ENVOP_INIT))
140 return ENVL_UNKNOWN;
141
142 if (prio)
143 return ENVL_UNKNOWN;
144
145 return ENVL_SPI_FLASH;
146}