blob: fe753a79dac15d139c5264ff859ebc89c3b9f58e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +03002/*
3 * board/renesas/silk/silk.c
4 *
5 * Copyright (C) 2015 Renesas Electronics Corporation
6 * Copyright (C) 2015 Cogent Embedded, Inc.
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +03007 */
8
9#include <common.h>
Simon Glassafb02152019-12-28 10:45:01 -070010#include <cpu_func.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -060011#include <env.h>
Simon Glassf11478f2019-12-28 10:45:07 -070012#include <hang.h>
Simon Glass97589732020-05-10 11:40:02 -060013#include <init.h>
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030014#include <malloc.h>
Nobuhiro Iwamatsufafe6e92014-12-09 16:20:04 +090015#include <dm.h>
16#include <dm/platform_data/serial_sh.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060017#include <env_internal.h>
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030018#include <asm/processor.h>
19#include <asm/mach-types.h>
20#include <asm/io.h>
Simon Glassdbd79542020-05-10 11:40:11 -060021#include <linux/delay.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090022#include <linux/errno.h>
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030023#include <asm/arch/sys_proto.h>
24#include <asm/gpio.h>
25#include <asm/arch/rmobile.h>
26#include <asm/arch/rcar-mstp.h>
27#include <asm/arch/mmc.h>
Vladimir Barinovc5951332015-02-24 18:55:46 +020028#include <asm/arch/sh_sdhi.h>
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030029#include <netdev.h>
30#include <miiphy.h>
31#include <i2c.h>
32#include <div64.h>
33#include "qos.h"
34
35DECLARE_GLOBAL_DATA_PTR;
36
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030037void s_init(void)
38{
39 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
40 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
41
42 /* Watchdog init */
43 writel(0xA5A5A500, &rwdt->rwtcsra);
44 writel(0xA5A5A500, &swdt->swtcsra);
45
46 /* QoS */
47 qos_init();
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030048}
49
Marek Vasut52e0ee32018-04-21 16:19:56 +020050#define TMU0_MSTP125 BIT(25)
51#define MMC0_MSTP315 BIT(15)
Vladimir Barinovc5951332015-02-24 18:55:46 +020052
53#define SD1CKCR 0xE6150078
Marek Vasut52e0ee32018-04-21 16:19:56 +020054#define SD_97500KHZ 0x7
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030055
56int board_early_init_f(void)
57{
58 /* TMU */
59 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
60
Marek Vasut52e0ee32018-04-21 16:19:56 +020061 /* Set SD1 to the 97.5MHz */
62 writel(SD_97500KHZ, SD1CKCR);
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030063
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030064 return 0;
65}
66
Marek Vasut52e0ee32018-04-21 16:19:56 +020067#define ETHERNET_PHY_RESET 56 /* GPIO 1 24 */
68
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030069int board_init(void)
70{
71 /* adress of boot parameters */
72 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
73
Marek Vasut52e0ee32018-04-21 16:19:56 +020074 /* Force ethernet PHY out of reset */
75 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
76 gpio_direction_output(ETHERNET_PHY_RESET, 0);
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030077 mdelay(20);
Marek Vasut52e0ee32018-04-21 16:19:56 +020078 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030079 udelay(1);
80
81 return 0;
82}
83
Marek Vasut52e0ee32018-04-21 16:19:56 +020084int dram_init(void)
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030085{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +053086 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasut52e0ee32018-04-21 16:19:56 +020087 return -EINVAL;
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030088
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030089 return 0;
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030090}
91
Marek Vasut52e0ee32018-04-21 16:19:56 +020092int dram_init_banksize(void)
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030093{
Marek Vasut52e0ee32018-04-21 16:19:56 +020094 fdtdec_setup_memory_banksize();
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030095
Marek Vasut52e0ee32018-04-21 16:19:56 +020096 return 0;
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030097}
98
Marek Vasut52e0ee32018-04-21 16:19:56 +020099/* porter has KSZ8041RNLI */
100#define PHY_CONTROL1 0x1E
Marek Vasut9580a452019-03-30 07:05:09 +0100101#define PHY_LED_MODE 0xC000
Marek Vasut52e0ee32018-04-21 16:19:56 +0200102#define PHY_LED_MODE_ACK 0x4000
103int board_phy_config(struct phy_device *phydev)
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +0300104{
Marek Vasut52e0ee32018-04-21 16:19:56 +0200105 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
106 ret &= ~PHY_LED_MODE;
107 ret |= PHY_LED_MODE_ACK;
108 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +0300109
110 return 0;
111}
112
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +0300113void reset_cpu(ulong addr)
114{
Marek Vasut52e0ee32018-04-21 16:19:56 +0200115 struct udevice *dev;
116 const u8 pmic_bus = 1;
Marek Vasutfbea8812018-04-22 04:44:05 +0200117 const u8 pmic_addr = 0x5a;
Marek Vasut52e0ee32018-04-21 16:19:56 +0200118 u8 data;
119 int ret;
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +0300120
Marek Vasut52e0ee32018-04-21 16:19:56 +0200121 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
122 if (ret)
123 hang();
124
125 ret = dm_i2c_read(dev, 0x13, &data, 1);
126 if (ret)
127 hang();
128
129 data |= BIT(1);
130
131 ret = dm_i2c_write(dev, 0x13, &data, 1);
132 if (ret)
133 hang();
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +0300134}
Nobuhiro Iwamatsufafe6e92014-12-09 16:20:04 +0900135
Marek Vasut52e0ee32018-04-21 16:19:56 +0200136enum env_location env_get_location(enum env_operation op, int prio)
137{
138 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsufafe6e92014-12-09 16:20:04 +0900139
Marek Vasut52e0ee32018-04-21 16:19:56 +0200140 /* Block environment access if loaded using JTAG */
141 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
142 (op != ENVOP_INIT))
143 return ENVL_UNKNOWN;
144
145 if (prio)
146 return ENVL_UNKNOWN;
147
148 return ENVL_SPI_FLASH;
149}