blob: d9ab6a0a839ef4cb6d782ba97c643201698394e8 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Lei Wen142c8f92011-06-28 21:50:06 +00002/*
3 * Copyright 2011, Marvell Semiconductor Inc.
4 * Lei Wen <leiwen@marvell.com>
5 *
Lei Wen142c8f92011-06-28 21:50:06 +00006 * Back ported to the 8xx platform (from the 8260 platform) by
7 * Murray.Jensen@cmst.csiro.au, 27-Jan-01.
8 */
9
10#include <common.h>
Simon Glass63334482019-11-14 12:57:39 -070011#include <cpu_func.h>
Faiz Abbasf08f9d72019-06-11 00:43:34 +053012#include <dm.h>
Simon Glassb0842072016-06-12 23:30:27 -060013#include <errno.h>
Simon Glass0f2af882020-05-10 11:40:05 -060014#include <log.h>
Lei Wen142c8f92011-06-28 21:50:06 +000015#include <malloc.h>
16#include <mmc.h>
17#include <sdhci.h>
Simon Glass274e0b02020-05-10 11:39:56 -060018#include <asm/cache.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060019#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060020#include <linux/delay.h>
Masahiro Yamada97e7e822020-02-14 16:40:26 +090021#include <linux/dma-mapping.h>
Jaehoon Chung27685932020-03-27 13:08:00 +090022#include <phys2bus.h>
Faiz Abbas6ede1212021-02-04 15:10:46 +053023#include <power/regulator.h>
Lei Wen142c8f92011-06-28 21:50:06 +000024
Lei Wen142c8f92011-06-28 21:50:06 +000025static void sdhci_reset(struct sdhci_host *host, u8 mask)
26{
27 unsigned long timeout;
28
29 /* Wait max 100 ms */
30 timeout = 100;
31 sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
32 while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
33 if (timeout == 0) {
Darwin Rambo43558132013-12-19 15:13:25 -080034 printf("%s: Reset 0x%x never completed.\n",
35 __func__, (int)mask);
Lei Wen142c8f92011-06-28 21:50:06 +000036 return;
37 }
38 timeout--;
39 udelay(1000);
40 }
41}
42
43static void sdhci_cmd_done(struct sdhci_host *host, struct mmc_cmd *cmd)
44{
45 int i;
46 if (cmd->resp_type & MMC_RSP_136) {
47 /* CRC is stripped so we need to do some shifting. */
48 for (i = 0; i < 4; i++) {
49 cmd->response[i] = sdhci_readl(host,
50 SDHCI_RESPONSE + (3-i)*4) << 8;
51 if (i != 3)
52 cmd->response[i] |= sdhci_readb(host,
53 SDHCI_RESPONSE + (3-i)*4-1);
54 }
55 } else {
56 cmd->response[0] = sdhci_readl(host, SDHCI_RESPONSE);
57 }
58}
59
60static void sdhci_transfer_pio(struct sdhci_host *host, struct mmc_data *data)
61{
62 int i;
63 char *offs;
64 for (i = 0; i < data->blocksize; i += 4) {
65 offs = data->dest + i;
66 if (data->flags == MMC_DATA_READ)
67 *(u32 *)offs = sdhci_readl(host, SDHCI_BUFFER);
68 else
69 sdhci_writel(host, *(u32 *)offs, SDHCI_BUFFER);
70 }
71}
Faiz Abbas4c082a62019-04-16 23:06:58 +053072
Faiz Abbas4c082a62019-04-16 23:06:58 +053073#if (defined(CONFIG_MMC_SDHCI_SDMA) || CONFIG_IS_ENABLED(MMC_SDHCI_ADMA))
Faiz Abbas87102502019-04-16 23:06:57 +053074static void sdhci_prepare_dma(struct sdhci_host *host, struct mmc_data *data,
75 int *is_aligned, int trans_bytes)
76{
Nicolas Saenz Julienne248a8f02021-01-12 13:55:29 +010077 dma_addr_t dma_addr;
Jaehoon Chungf77f0582012-09-20 20:31:55 +000078 unsigned char ctrl;
Masahiro Yamada97e7e822020-02-14 16:40:26 +090079 void *buf;
Faiz Abbas87102502019-04-16 23:06:57 +053080
81 if (data->flags == MMC_DATA_READ)
Masahiro Yamada97e7e822020-02-14 16:40:26 +090082 buf = data->dest;
Faiz Abbas87102502019-04-16 23:06:57 +053083 else
Masahiro Yamada97e7e822020-02-14 16:40:26 +090084 buf = (void *)data->src;
Faiz Abbas87102502019-04-16 23:06:57 +053085
Juhyun \(Justin\) Oh7d48a732013-09-13 18:06:00 +000086 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Jaehoon Chungf77f0582012-09-20 20:31:55 +000087 ctrl &= ~SDHCI_CTRL_DMA_MASK;
Faiz Abbas4c082a62019-04-16 23:06:58 +053088 if (host->flags & USE_ADMA64)
89 ctrl |= SDHCI_CTRL_ADMA64;
90 else if (host->flags & USE_ADMA)
91 ctrl |= SDHCI_CTRL_ADMA32;
Juhyun \(Justin\) Oh7d48a732013-09-13 18:06:00 +000092 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Faiz Abbas87102502019-04-16 23:06:57 +053093
Masahiro Yamada97e7e822020-02-14 16:40:26 +090094 if (host->flags & USE_SDMA &&
95 (host->force_align_buffer ||
96 (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR &&
97 ((unsigned long)buf & 0x7) != 0x0))) {
98 *is_aligned = 0;
99 if (data->flags != MMC_DATA_READ)
100 memcpy(host->align_buffer, buf, trans_bytes);
101 buf = host->align_buffer;
102 }
103
104 host->start_addr = dma_map_single(buf, trans_bytes,
105 mmc_get_dma_dir(data));
106
Faiz Abbas4c082a62019-04-16 23:06:58 +0530107 if (host->flags & USE_SDMA) {
Nicolas Saenz Julienne248a8f02021-01-12 13:55:29 +0100108 dma_addr = dev_phys_to_bus(mmc_to_dev(host->mmc), host->start_addr);
109 sdhci_writel(host, dma_addr, SDHCI_DMA_ADDRESS);
Michael Walle02016c62020-09-23 12:42:51 +0200110 }
111#if CONFIG_IS_ENABLED(MMC_SDHCI_ADMA)
112 else if (host->flags & (USE_ADMA | USE_ADMA64)) {
113 sdhci_prepare_adma_table(host->adma_desc_table, data,
114 host->start_addr);
Faiz Abbas4c082a62019-04-16 23:06:58 +0530115
Masahiro Yamada97eda292020-02-14 16:40:23 +0900116 sdhci_writel(host, lower_32_bits(host->adma_addr),
117 SDHCI_ADMA_ADDRESS);
Faiz Abbas4c082a62019-04-16 23:06:58 +0530118 if (host->flags & USE_ADMA64)
Masahiro Yamada97eda292020-02-14 16:40:23 +0900119 sdhci_writel(host, upper_32_bits(host->adma_addr),
Faiz Abbas4c082a62019-04-16 23:06:58 +0530120 SDHCI_ADMA_ADDRESS_HI);
121 }
Michael Walle02016c62020-09-23 12:42:51 +0200122#endif
Faiz Abbas87102502019-04-16 23:06:57 +0530123}
124#else
125static void sdhci_prepare_dma(struct sdhci_host *host, struct mmc_data *data,
126 int *is_aligned, int trans_bytes)
127{}
Jaehoon Chungf77f0582012-09-20 20:31:55 +0000128#endif
Faiz Abbas87102502019-04-16 23:06:57 +0530129static int sdhci_transfer_data(struct sdhci_host *host, struct mmc_data *data)
130{
131 dma_addr_t start_addr = host->start_addr;
132 unsigned int stat, rdy, mask, timeout, block = 0;
133 bool transfer_done = false;
Lei Wen142c8f92011-06-28 21:50:06 +0000134
Jaehoon Chung30686bd2012-09-20 20:31:54 +0000135 timeout = 1000000;
Lei Wen142c8f92011-06-28 21:50:06 +0000136 rdy = SDHCI_INT_SPACE_AVAIL | SDHCI_INT_DATA_AVAIL;
137 mask = SDHCI_DATA_AVAILABLE | SDHCI_SPACE_AVAILABLE;
138 do {
139 stat = sdhci_readl(host, SDHCI_INT_STATUS);
140 if (stat & SDHCI_INT_ERROR) {
Masahiro Yamada45256c42017-12-30 02:00:12 +0900141 pr_debug("%s: Error detected in status(0x%X)!\n",
142 __func__, stat);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +0900143 return -EIO;
Lei Wen142c8f92011-06-28 21:50:06 +0000144 }
Alex Deymod9b70232017-04-02 01:24:34 -0700145 if (!transfer_done && (stat & rdy)) {
Lei Wen142c8f92011-06-28 21:50:06 +0000146 if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & mask))
147 continue;
148 sdhci_writel(host, rdy, SDHCI_INT_STATUS);
149 sdhci_transfer_pio(host, data);
150 data->dest += data->blocksize;
Alex Deymod9b70232017-04-02 01:24:34 -0700151 if (++block >= data->blocks) {
152 /* Keep looping until the SDHCI_INT_DATA_END is
153 * cleared, even if we finished sending all the
154 * blocks.
155 */
156 transfer_done = true;
157 continue;
158 }
Lei Wen142c8f92011-06-28 21:50:06 +0000159 }
Faiz Abbas4c082a62019-04-16 23:06:58 +0530160 if ((host->flags & USE_DMA) && !transfer_done &&
Faiz Abbas87102502019-04-16 23:06:57 +0530161 (stat & SDHCI_INT_DMA_END)) {
Lei Wen142c8f92011-06-28 21:50:06 +0000162 sdhci_writel(host, SDHCI_INT_DMA_END, SDHCI_INT_STATUS);
Faiz Abbas4c082a62019-04-16 23:06:58 +0530163 if (host->flags & USE_SDMA) {
164 start_addr &=
165 ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1);
166 start_addr += SDHCI_DEFAULT_BOUNDARY_SIZE;
Nicolas Saenz Julienne248a8f02021-01-12 13:55:29 +0100167 start_addr = dev_phys_to_bus(mmc_to_dev(host->mmc),
168 start_addr);
169 sdhci_writel(host, start_addr, SDHCI_DMA_ADDRESS);
Faiz Abbas4c082a62019-04-16 23:06:58 +0530170 }
Lei Wen142c8f92011-06-28 21:50:06 +0000171 }
Lei Wen6c13c662011-10-08 04:14:57 +0000172 if (timeout-- > 0)
173 udelay(10);
174 else {
Darwin Rambo43558132013-12-19 15:13:25 -0800175 printf("%s: Transfer data timeout\n", __func__);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +0900176 return -ETIMEDOUT;
Lei Wen6c13c662011-10-08 04:14:57 +0000177 }
Lei Wen142c8f92011-06-28 21:50:06 +0000178 } while (!(stat & SDHCI_INT_DATA_END));
Masahiro Yamadacf61a5f2020-02-14 16:40:27 +0900179
Yuezhang.Mo@sony.com1f838f62021-01-14 05:46:50 +0000180#if (defined(CONFIG_MMC_SDHCI_SDMA) || CONFIG_IS_ENABLED(MMC_SDHCI_ADMA))
Masahiro Yamadacf61a5f2020-02-14 16:40:27 +0900181 dma_unmap_single(host->start_addr, data->blocks * data->blocksize,
182 mmc_get_dma_dir(data));
Yuezhang.Mo@sony.com1f838f62021-01-14 05:46:50 +0000183#endif
Masahiro Yamadacf61a5f2020-02-14 16:40:27 +0900184
Lei Wen142c8f92011-06-28 21:50:06 +0000185 return 0;
186}
187
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200188/*
189 * No command will be sent by driver if card is busy, so driver must wait
190 * for card ready state.
191 * Every time when card is busy after timeout then (last) timeout value will be
192 * increased twice but only if it doesn't exceed global defined maximum.
Masahiro Yamada96250112016-08-25 16:07:39 +0900193 * Each function call will use last timeout value.
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200194 */
Masahiro Yamada96250112016-08-25 16:07:39 +0900195#define SDHCI_CMD_MAX_TIMEOUT 3200
Masahiro Yamadad4512312016-08-25 16:07:38 +0900196#define SDHCI_CMD_DEFAULT_TIMEOUT 100
Steve Raed4780832016-06-29 13:42:01 -0700197#define SDHCI_READ_STATUS_TIMEOUT 1000
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200198
Simon Glasseba48f92017-07-29 11:35:31 -0600199#ifdef CONFIG_DM_MMC
Simon Glassb97f0fa2016-06-12 23:30:28 -0600200static int sdhci_send_command(struct udevice *dev, struct mmc_cmd *cmd,
201 struct mmc_data *data)
202{
203 struct mmc *mmc = mmc_get_mmc_dev(dev);
204
205#else
Jeroen Hofsteeee54c7b2014-10-08 22:57:43 +0200206static int sdhci_send_command(struct mmc *mmc, struct mmc_cmd *cmd,
Simon Glassb97f0fa2016-06-12 23:30:28 -0600207 struct mmc_data *data)
Lei Wen142c8f92011-06-28 21:50:06 +0000208{
Simon Glassb97f0fa2016-06-12 23:30:28 -0600209#endif
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200210 struct sdhci_host *host = mmc->priv;
Lei Wen142c8f92011-06-28 21:50:06 +0000211 unsigned int stat = 0;
212 int ret = 0;
213 int trans_bytes = 0, is_aligned = 1;
214 u32 mask, flags, mode;
Faiz Abbas87102502019-04-16 23:06:57 +0530215 unsigned int time = 0;
Simon Glass97c78e82016-05-14 14:03:04 -0600216 int mmc_dev = mmc_get_blk_desc(mmc)->devnum;
Vipul Kumardbad7b42018-05-03 12:20:54 +0530217 ulong start = get_timer(0);
Lei Wen142c8f92011-06-28 21:50:06 +0000218
Faiz Abbas87102502019-04-16 23:06:57 +0530219 host->start_addr = 0;
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200220 /* Timeout unit - ms */
Masahiro Yamadad4512312016-08-25 16:07:38 +0900221 static unsigned int cmd_timeout = SDHCI_CMD_DEFAULT_TIMEOUT;
Lei Wen142c8f92011-06-28 21:50:06 +0000222
Lei Wen142c8f92011-06-28 21:50:06 +0000223 mask = SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT;
224
225 /* We shouldn't wait for data inihibit for stop commands, even
226 though they might use busy signaling */
Siva Durga Prasad Paladugudb620bd2018-04-19 12:37:05 +0530227 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION ||
Siva Durga Prasad Paladugub97e99f2018-06-13 11:43:01 +0530228 ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK ||
229 cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200) && !data))
Lei Wen142c8f92011-06-28 21:50:06 +0000230 mask &= ~SDHCI_DATA_INHIBIT;
231
232 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200233 if (time >= cmd_timeout) {
Darwin Rambo43558132013-12-19 15:13:25 -0800234 printf("%s: MMC: %d busy ", __func__, mmc_dev);
Masahiro Yamada96250112016-08-25 16:07:39 +0900235 if (2 * cmd_timeout <= SDHCI_CMD_MAX_TIMEOUT) {
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200236 cmd_timeout += cmd_timeout;
237 printf("timeout increasing to: %u ms.\n",
238 cmd_timeout);
239 } else {
240 puts("timeout.\n");
Jaehoon Chung7825d202016-07-19 16:33:36 +0900241 return -ECOMM;
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200242 }
Lei Wen142c8f92011-06-28 21:50:06 +0000243 }
Przemyslaw Marczakadccccf2013-10-08 18:12:09 +0200244 time++;
Lei Wen142c8f92011-06-28 21:50:06 +0000245 udelay(1000);
246 }
247
Jorge Ramirez-Ortiz65da8be2017-11-02 15:10:21 +0100248 sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS);
249
Lei Wen142c8f92011-06-28 21:50:06 +0000250 mask = SDHCI_INT_RESPONSE;
Siva Durga Prasad Paladugub97e99f2018-06-13 11:43:01 +0530251 if ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK ||
252 cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200) && !data)
Siva Durga Prasad Paladugudb620bd2018-04-19 12:37:05 +0530253 mask = SDHCI_INT_DATA_AVAIL;
254
Lei Wen142c8f92011-06-28 21:50:06 +0000255 if (!(cmd->resp_type & MMC_RSP_PRESENT))
256 flags = SDHCI_CMD_RESP_NONE;
257 else if (cmd->resp_type & MMC_RSP_136)
258 flags = SDHCI_CMD_RESP_LONG;
259 else if (cmd->resp_type & MMC_RSP_BUSY) {
260 flags = SDHCI_CMD_RESP_SHORT_BUSY;
Jaehoon Chungd0d1b252016-07-12 21:18:46 +0900261 if (data)
262 mask |= SDHCI_INT_DATA_END;
Lei Wen142c8f92011-06-28 21:50:06 +0000263 } else
264 flags = SDHCI_CMD_RESP_SHORT;
265
266 if (cmd->resp_type & MMC_RSP_CRC)
267 flags |= SDHCI_CMD_CRC;
268 if (cmd->resp_type & MMC_RSP_OPCODE)
269 flags |= SDHCI_CMD_INDEX;
Siva Durga Prasad Paladugu5d88ba72018-05-29 20:03:10 +0530270 if (data || cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK ||
271 cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200)
Lei Wen142c8f92011-06-28 21:50:06 +0000272 flags |= SDHCI_CMD_DATA;
273
Darwin Rambo43558132013-12-19 15:13:25 -0800274 /* Set Transfer mode regarding to data flag */
Heinrich Schuchardt730636b2017-11-10 21:13:34 +0100275 if (data) {
Lei Wen142c8f92011-06-28 21:50:06 +0000276 sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL);
277 mode = SDHCI_TRNS_BLK_CNT_EN;
278 trans_bytes = data->blocks * data->blocksize;
279 if (data->blocks > 1)
280 mode |= SDHCI_TRNS_MULTI;
281
282 if (data->flags == MMC_DATA_READ)
283 mode |= SDHCI_TRNS_READ;
284
Faiz Abbas4c082a62019-04-16 23:06:58 +0530285 if (host->flags & USE_DMA) {
Faiz Abbas87102502019-04-16 23:06:57 +0530286 mode |= SDHCI_TRNS_DMA;
287 sdhci_prepare_dma(host, data, &is_aligned, trans_bytes);
Lei Wen142c8f92011-06-28 21:50:06 +0000288 }
289
Lei Wen142c8f92011-06-28 21:50:06 +0000290 sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
291 data->blocksize),
292 SDHCI_BLOCK_SIZE);
293 sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
294 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
Kevin Liu8e5db912015-03-23 17:57:00 -0500295 } else if (cmd->resp_type & MMC_RSP_BUSY) {
296 sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL);
Lei Wen142c8f92011-06-28 21:50:06 +0000297 }
298
299 sdhci_writel(host, cmd->cmdarg, SDHCI_ARGUMENT);
Lei Wen142c8f92011-06-28 21:50:06 +0000300 sdhci_writew(host, SDHCI_MAKE_CMD(cmd->cmdidx, flags), SDHCI_COMMAND);
Stefan Roese42817a42015-06-29 14:58:08 +0200301 start = get_timer(0);
Lei Wen142c8f92011-06-28 21:50:06 +0000302 do {
303 stat = sdhci_readl(host, SDHCI_INT_STATUS);
304 if (stat & SDHCI_INT_ERROR)
305 break;
Lei Wen142c8f92011-06-28 21:50:06 +0000306
Masahiro Yamadaa63aaa02016-07-10 00:40:22 +0900307 if (get_timer(start) >= SDHCI_READ_STATUS_TIMEOUT) {
308 if (host->quirks & SDHCI_QUIRK_BROKEN_R1B) {
309 return 0;
310 } else {
311 printf("%s: Timeout for status update!\n",
312 __func__);
Jaehoon Chung7825d202016-07-19 16:33:36 +0900313 return -ETIMEDOUT;
Masahiro Yamadaa63aaa02016-07-10 00:40:22 +0900314 }
Jaehoon Chung89237a82012-04-23 02:36:25 +0000315 }
Masahiro Yamadaa63aaa02016-07-10 00:40:22 +0900316 } while ((stat & mask) != mask);
Jaehoon Chung89237a82012-04-23 02:36:25 +0000317
Lei Wen142c8f92011-06-28 21:50:06 +0000318 if ((stat & (SDHCI_INT_ERROR | mask)) == mask) {
319 sdhci_cmd_done(host, cmd);
320 sdhci_writel(host, mask, SDHCI_INT_STATUS);
321 } else
322 ret = -1;
323
324 if (!ret && data)
Faiz Abbas87102502019-04-16 23:06:57 +0530325 ret = sdhci_transfer_data(host, data);
Lei Wen142c8f92011-06-28 21:50:06 +0000326
Tushar Behera0fba4c22012-09-20 20:31:57 +0000327 if (host->quirks & SDHCI_QUIRK_WAIT_SEND_CMD)
328 udelay(1000);
329
Lei Wen142c8f92011-06-28 21:50:06 +0000330 stat = sdhci_readl(host, SDHCI_INT_STATUS);
331 sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS);
332 if (!ret) {
333 if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) &&
334 !is_aligned && (data->flags == MMC_DATA_READ))
Masahiro Yamadac3a17af2020-02-14 16:40:21 +0900335 memcpy(data->dest, host->align_buffer, trans_bytes);
Lei Wen142c8f92011-06-28 21:50:06 +0000336 return 0;
337 }
338
339 sdhci_reset(host, SDHCI_RESET_CMD);
340 sdhci_reset(host, SDHCI_RESET_DATA);
341 if (stat & SDHCI_INT_TIMEOUT)
Jaehoon Chung7825d202016-07-19 16:33:36 +0900342 return -ETIMEDOUT;
Lei Wen142c8f92011-06-28 21:50:06 +0000343 else
Jaehoon Chung7825d202016-07-19 16:33:36 +0900344 return -ECOMM;
Lei Wen142c8f92011-06-28 21:50:06 +0000345}
346
Siva Durga Prasad Paladugu1f67b492018-04-19 12:37:07 +0530347#if defined(CONFIG_DM_MMC) && defined(MMC_SUPPORTS_TUNING)
348static int sdhci_execute_tuning(struct udevice *dev, uint opcode)
349{
350 int err;
351 struct mmc *mmc = mmc_get_mmc_dev(dev);
352 struct sdhci_host *host = mmc->priv;
353
354 debug("%s\n", __func__);
355
Ramon Friedcf6ba6f2018-05-14 15:02:30 +0300356 if (host->ops && host->ops->platform_execute_tuning) {
Siva Durga Prasad Paladugu1f67b492018-04-19 12:37:07 +0530357 err = host->ops->platform_execute_tuning(mmc, opcode);
358 if (err)
359 return err;
360 return 0;
361 }
362 return 0;
363}
364#endif
Faiz Abbasab619662019-06-11 00:43:35 +0530365int sdhci_set_clock(struct mmc *mmc, unsigned int clock)
Lei Wen142c8f92011-06-28 21:50:06 +0000366{
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200367 struct sdhci_host *host = mmc->priv;
Stefan Roesee9161032016-12-12 08:34:42 +0100368 unsigned int div, clk = 0, timeout;
Wenyou Yang09456d92015-09-22 14:59:25 +0800369
370 /* Wait max 20 ms */
371 timeout = 200;
372 while (sdhci_readl(host, SDHCI_PRESENT_STATE) &
373 (SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT)) {
374 if (timeout == 0) {
375 printf("%s: Timeout to wait cmd & data inhibit\n",
376 __func__);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +0900377 return -EBUSY;
Wenyou Yang09456d92015-09-22 14:59:25 +0800378 }
379
380 timeout--;
381 udelay(100);
382 }
Lei Wen142c8f92011-06-28 21:50:06 +0000383
Stefan Roesee9161032016-12-12 08:34:42 +0100384 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
Lei Wen142c8f92011-06-28 21:50:06 +0000385
386 if (clock == 0)
387 return 0;
388
Ramon Friedcf6ba6f2018-05-14 15:02:30 +0300389 if (host->ops && host->ops->set_delay)
Siva Durga Prasad Paladugu1f67b492018-04-19 12:37:07 +0530390 host->ops->set_delay(host);
391
Jaehoon Chung46e627c2013-07-19 17:44:49 +0900392 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
Wenyou Yang3d734042016-09-18 09:01:22 +0800393 /*
394 * Check if the Host Controller supports Programmable Clock
395 * Mode.
396 */
397 if (host->clk_mul) {
398 for (div = 1; div <= 1024; div++) {
Wenyou Yangab877fe2017-04-26 09:32:30 +0800399 if ((host->max_clk / div) <= clock)
Lei Wen142c8f92011-06-28 21:50:06 +0000400 break;
401 }
Wenyou Yang3d734042016-09-18 09:01:22 +0800402
403 /*
404 * Set Programmable Clock Mode in the Clock
405 * Control register.
406 */
407 clk = SDHCI_PROG_CLOCK_MODE;
408 div--;
409 } else {
410 /* Version 3.00 divisors must be a multiple of 2. */
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100411 if (host->max_clk <= clock) {
Wenyou Yang3d734042016-09-18 09:01:22 +0800412 div = 1;
413 } else {
414 for (div = 2;
415 div < SDHCI_MAX_DIV_SPEC_300;
416 div += 2) {
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100417 if ((host->max_clk / div) <= clock)
Wenyou Yang3d734042016-09-18 09:01:22 +0800418 break;
419 }
420 }
421 div >>= 1;
Lei Wen142c8f92011-06-28 21:50:06 +0000422 }
423 } else {
424 /* Version 2.00 divisors must be a power of 2. */
425 for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100426 if ((host->max_clk / div) <= clock)
Lei Wen142c8f92011-06-28 21:50:06 +0000427 break;
428 }
Wenyou Yang3d734042016-09-18 09:01:22 +0800429 div >>= 1;
Lei Wen142c8f92011-06-28 21:50:06 +0000430 }
Lei Wen142c8f92011-06-28 21:50:06 +0000431
Masahiro Yamadaeeb91ad2017-01-13 11:51:51 +0900432 if (host->ops && host->ops->set_clock)
Jaehoon Chung46d3c032016-12-30 15:30:18 +0900433 host->ops->set_clock(host, div);
Jaehoon Chungb1929ea2012-08-30 16:24:11 +0000434
Wenyou Yang3d734042016-09-18 09:01:22 +0800435 clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
Lei Wen142c8f92011-06-28 21:50:06 +0000436 clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
437 << SDHCI_DIVIDER_HI_SHIFT;
438 clk |= SDHCI_CLOCK_INT_EN;
439 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
440
441 /* Wait max 20 ms */
442 timeout = 20;
443 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
444 & SDHCI_CLOCK_INT_STABLE)) {
445 if (timeout == 0) {
Darwin Rambo43558132013-12-19 15:13:25 -0800446 printf("%s: Internal clock never stabilised.\n",
447 __func__);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +0900448 return -EBUSY;
Lei Wen142c8f92011-06-28 21:50:06 +0000449 }
450 timeout--;
451 udelay(1000);
452 }
453
454 clk |= SDHCI_CLOCK_CARD_EN;
455 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
456 return 0;
457}
458
459static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
460{
461 u8 pwr = 0;
462
463 if (power != (unsigned short)-1) {
464 switch (1 << power) {
465 case MMC_VDD_165_195:
466 pwr = SDHCI_POWER_180;
467 break;
468 case MMC_VDD_29_30:
469 case MMC_VDD_30_31:
470 pwr = SDHCI_POWER_300;
471 break;
472 case MMC_VDD_32_33:
473 case MMC_VDD_33_34:
474 pwr = SDHCI_POWER_330;
475 break;
476 }
477 }
478
479 if (pwr == 0) {
480 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
481 return;
482 }
483
484 pwr |= SDHCI_POWER_ON;
485
486 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
487}
488
Faiz Abbas2eddc002019-06-11 00:43:40 +0530489void sdhci_set_uhs_timing(struct sdhci_host *host)
490{
Masahiro Yamadaa055e862020-02-14 16:40:24 +0900491 struct mmc *mmc = host->mmc;
Faiz Abbas2eddc002019-06-11 00:43:40 +0530492 u32 reg;
493
494 reg = sdhci_readw(host, SDHCI_HOST_CONTROL2);
495 reg &= ~SDHCI_CTRL_UHS_MASK;
496
497 switch (mmc->selected_mode) {
498 case UHS_SDR50:
499 case MMC_HS_52:
500 reg |= SDHCI_CTRL_UHS_SDR50;
501 break;
502 case UHS_DDR50:
503 case MMC_DDR_52:
504 reg |= SDHCI_CTRL_UHS_DDR50;
505 break;
506 case UHS_SDR104:
507 case MMC_HS_200:
508 reg |= SDHCI_CTRL_UHS_SDR104;
509 break;
510 default:
511 reg |= SDHCI_CTRL_UHS_SDR12;
512 }
513
514 sdhci_writew(host, reg, SDHCI_HOST_CONTROL2);
515}
516
Faiz Abbas6ede1212021-02-04 15:10:46 +0530517static void sdhci_set_voltage(struct sdhci_host *host)
518{
519 if (IS_ENABLED(CONFIG_MMC_IO_VOLTAGE)) {
520 struct mmc *mmc = (struct mmc *)host->mmc;
521 u32 ctrl;
522
523 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
524
525 switch (mmc->signal_voltage) {
526 case MMC_SIGNAL_VOLTAGE_330:
527#if CONFIG_IS_ENABLED(DM_REGULATOR)
528 if (mmc->vqmmc_supply) {
529 if (regulator_set_enable_if_allowed(mmc->vqmmc_supply, false)) {
530 pr_err("failed to disable vqmmc-supply\n");
531 return;
532 }
533
534 if (regulator_set_value(mmc->vqmmc_supply, 3300000)) {
535 pr_err("failed to set vqmmc-voltage to 3.3V\n");
536 return;
537 }
538
539 if (regulator_set_enable_if_allowed(mmc->vqmmc_supply, true)) {
540 pr_err("failed to enable vqmmc-supply\n");
541 return;
542 }
543 }
544#endif
545 if (IS_SD(mmc)) {
546 ctrl &= ~SDHCI_CTRL_VDD_180;
547 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
548 }
549
550 /* Wait for 5ms */
551 mdelay(5);
552
553 /* 3.3V regulator output should be stable within 5 ms */
554 if (IS_SD(mmc)) {
555 if (ctrl & SDHCI_CTRL_VDD_180) {
556 pr_err("3.3V regulator output did not become stable\n");
557 return;
558 }
559 }
560
561 break;
562 case MMC_SIGNAL_VOLTAGE_180:
563#if CONFIG_IS_ENABLED(DM_REGULATOR)
564 if (mmc->vqmmc_supply) {
565 if (regulator_set_enable_if_allowed(mmc->vqmmc_supply, false)) {
566 pr_err("failed to disable vqmmc-supply\n");
567 return;
568 }
569
570 if (regulator_set_value(mmc->vqmmc_supply, 1800000)) {
571 pr_err("failed to set vqmmc-voltage to 1.8V\n");
572 return;
573 }
574
575 if (regulator_set_enable_if_allowed(mmc->vqmmc_supply, true)) {
576 pr_err("failed to enable vqmmc-supply\n");
577 return;
578 }
579 }
580#endif
581 if (IS_SD(mmc)) {
582 ctrl |= SDHCI_CTRL_VDD_180;
583 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
584 }
585
586 /* Wait for 5 ms */
587 mdelay(5);
588
589 /* 1.8V regulator output has to be stable within 5 ms */
590 if (IS_SD(mmc)) {
591 if (!(ctrl & SDHCI_CTRL_VDD_180)) {
592 pr_err("1.8V regulator output did not become stable\n");
593 return;
594 }
595 }
596
597 break;
598 default:
599 /* No signal voltage switch required */
600 return;
601 }
602 }
603}
604
605void sdhci_set_control_reg(struct sdhci_host *host)
606{
607 sdhci_set_voltage(host);
608 sdhci_set_uhs_timing(host);
609}
610
Simon Glasseba48f92017-07-29 11:35:31 -0600611#ifdef CONFIG_DM_MMC
Simon Glassb97f0fa2016-06-12 23:30:28 -0600612static int sdhci_set_ios(struct udevice *dev)
613{
614 struct mmc *mmc = mmc_get_mmc_dev(dev);
615#else
Jaehoon Chungb6cd1d32016-12-30 15:30:16 +0900616static int sdhci_set_ios(struct mmc *mmc)
Lei Wen142c8f92011-06-28 21:50:06 +0000617{
Simon Glassb97f0fa2016-06-12 23:30:28 -0600618#endif
Lei Wen142c8f92011-06-28 21:50:06 +0000619 u32 ctrl;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200620 struct sdhci_host *host = mmc->priv;
Jagan Tekie1d8aa72020-06-18 19:33:12 +0530621 bool no_hispd_bit = false;
Lei Wen142c8f92011-06-28 21:50:06 +0000622
Masahiro Yamadaeeb91ad2017-01-13 11:51:51 +0900623 if (host->ops && host->ops->set_control_reg)
Jaehoon Chung46d3c032016-12-30 15:30:18 +0900624 host->ops->set_control_reg(host);
Jaehoon Chung53889ed2012-04-23 02:36:26 +0000625
Lei Wen142c8f92011-06-28 21:50:06 +0000626 if (mmc->clock != host->clock)
627 sdhci_set_clock(mmc, mmc->clock);
628
Siva Durga Prasad Paladugu9fccd8a2018-04-19 12:37:04 +0530629 if (mmc->clk_disable)
630 sdhci_set_clock(mmc, 0);
631
Lei Wen142c8f92011-06-28 21:50:06 +0000632 /* Set bus width */
633 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
634 if (mmc->bus_width == 8) {
635 ctrl &= ~SDHCI_CTRL_4BITBUS;
Jaehoon Chung46e627c2013-07-19 17:44:49 +0900636 if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) ||
637 (host->quirks & SDHCI_QUIRK_USE_WIDE8))
Lei Wen142c8f92011-06-28 21:50:06 +0000638 ctrl |= SDHCI_CTRL_8BITBUS;
639 } else {
Matt Reimer9651f592015-02-19 11:22:53 -0700640 if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) ||
641 (host->quirks & SDHCI_QUIRK_USE_WIDE8))
Lei Wen142c8f92011-06-28 21:50:06 +0000642 ctrl &= ~SDHCI_CTRL_8BITBUS;
643 if (mmc->bus_width == 4)
644 ctrl |= SDHCI_CTRL_4BITBUS;
645 else
646 ctrl &= ~SDHCI_CTRL_4BITBUS;
647 }
648
Hannes Schmelzer576a0182018-03-07 08:00:56 +0100649 if ((host->quirks & SDHCI_QUIRK_NO_HISPD_BIT) ||
Jagan Tekie1d8aa72020-06-18 19:33:12 +0530650 (host->quirks & SDHCI_QUIRK_BROKEN_HISPD_MODE)) {
Jaehoon Chung53889ed2012-04-23 02:36:26 +0000651 ctrl &= ~SDHCI_CTRL_HISPD;
Jagan Tekie1d8aa72020-06-18 19:33:12 +0530652 no_hispd_bit = true;
653 }
654
655 if (!no_hispd_bit) {
656 if (mmc->selected_mode == MMC_HS ||
657 mmc->selected_mode == SD_HS ||
658 mmc->selected_mode == MMC_DDR_52 ||
659 mmc->selected_mode == MMC_HS_200 ||
660 mmc->selected_mode == MMC_HS_400 ||
661 mmc->selected_mode == UHS_SDR25 ||
662 mmc->selected_mode == UHS_SDR50 ||
663 mmc->selected_mode == UHS_SDR104 ||
664 mmc->selected_mode == UHS_DDR50)
665 ctrl |= SDHCI_CTRL_HISPD;
666 else
667 ctrl &= ~SDHCI_CTRL_HISPD;
668 }
Jaehoon Chung53889ed2012-04-23 02:36:26 +0000669
Lei Wen142c8f92011-06-28 21:50:06 +0000670 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Jaehoon Chungb6cd1d32016-12-30 15:30:16 +0900671
Stefan Roesea3554ef2016-12-12 08:24:56 +0100672 /* If available, call the driver specific "post" set_ios() function */
673 if (host->ops && host->ops->set_ios_post)
Faiz Abbas375acf82019-06-11 00:43:37 +0530674 return host->ops->set_ios_post(host);
Stefan Roesea3554ef2016-12-12 08:24:56 +0100675
Simon Glassb97f0fa2016-06-12 23:30:28 -0600676 return 0;
Lei Wen142c8f92011-06-28 21:50:06 +0000677}
678
Jeroen Hofsteeee54c7b2014-10-08 22:57:43 +0200679static int sdhci_init(struct mmc *mmc)
Lei Wen142c8f92011-06-28 21:50:06 +0000680{
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200681 struct sdhci_host *host = mmc->priv;
T Karthik Reddy3863f7e2019-06-25 13:39:03 +0200682#if CONFIG_IS_ENABLED(DM_MMC) && CONFIG_IS_ENABLED(DM_GPIO)
683 struct udevice *dev = mmc->dev;
684
Baruch Siach6b907192019-07-22 19:14:06 +0300685 gpio_request_by_name(dev, "cd-gpios", 0,
T Karthik Reddy3863f7e2019-06-25 13:39:03 +0200686 &host->cd_gpio, GPIOD_IS_IN);
687#endif
Lei Wen142c8f92011-06-28 21:50:06 +0000688
Masahiro Yamadaea04d902016-08-25 16:07:34 +0900689 sdhci_reset(host, SDHCI_RESET_ALL);
690
Masahiro Yamadac3a17af2020-02-14 16:40:21 +0900691#if defined(CONFIG_FIXED_SDHCI_ALIGNED_BUFFER)
692 host->align_buffer = (void *)CONFIG_FIXED_SDHCI_ALIGNED_BUFFER;
Masahiro Yamada32d12132020-02-14 16:40:22 +0900693 /*
694 * Always use this bounce-buffer when CONFIG_FIXED_SDHCI_ALIGNED_BUFFER
695 * is defined.
696 */
697 host->force_align_buffer = true;
Masahiro Yamadac3a17af2020-02-14 16:40:21 +0900698#else
699 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) {
700 host->align_buffer = memalign(8, 512 * 1024);
701 if (!host->align_buffer) {
Darwin Rambo43558132013-12-19 15:13:25 -0800702 printf("%s: Aligned buffer alloc failed!!!\n",
703 __func__);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +0900704 return -ENOMEM;
Lei Wen142c8f92011-06-28 21:50:06 +0000705 }
706 }
Masahiro Yamadac3a17af2020-02-14 16:40:21 +0900707#endif
Lei Wen142c8f92011-06-28 21:50:06 +0000708
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200709 sdhci_set_power(host, fls(mmc->cfg->voltages) - 1);
Joe Hershberger456f34a2012-08-17 10:18:55 +0000710
Masahiro Yamadaeeb91ad2017-01-13 11:51:51 +0900711 if (host->ops && host->ops->get_cd)
Jaehoon Chung730a5952016-12-30 15:30:15 +0900712 host->ops->get_cd(host);
Joe Hershberger456f34a2012-08-17 10:18:55 +0000713
Łukasz Majewskid56a52a2013-01-11 05:08:54 +0000714 /* Enable only interrupts served by the SD controller */
Darwin Rambo43558132013-12-19 15:13:25 -0800715 sdhci_writel(host, SDHCI_INT_DATA_MASK | SDHCI_INT_CMD_MASK,
716 SDHCI_INT_ENABLE);
Łukasz Majewskid56a52a2013-01-11 05:08:54 +0000717 /* Mask all sdhci interrupt sources */
718 sdhci_writel(host, 0x0, SDHCI_SIGNAL_ENABLE);
Lei Wen142c8f92011-06-28 21:50:06 +0000719
Lei Wen142c8f92011-06-28 21:50:06 +0000720 return 0;
721}
722
Simon Glasseba48f92017-07-29 11:35:31 -0600723#ifdef CONFIG_DM_MMC
Simon Glassb97f0fa2016-06-12 23:30:28 -0600724int sdhci_probe(struct udevice *dev)
725{
726 struct mmc *mmc = mmc_get_mmc_dev(dev);
727
728 return sdhci_init(mmc);
729}
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200730
Faiz Abbasd2229212020-02-26 13:44:31 +0530731static int sdhci_deferred_probe(struct udevice *dev)
732{
733 int err;
734 struct mmc *mmc = mmc_get_mmc_dev(dev);
735 struct sdhci_host *host = mmc->priv;
736
737 if (host->ops && host->ops->deferred_probe) {
738 err = host->ops->deferred_probe(host);
739 if (err)
740 return err;
741 }
742 return 0;
743}
744
Baruch Siach4c280a92019-11-03 12:00:27 +0200745static int sdhci_get_cd(struct udevice *dev)
T Karthik Reddyc8a0ec02019-06-25 13:39:04 +0200746{
747 struct mmc *mmc = mmc_get_mmc_dev(dev);
748 struct sdhci_host *host = mmc->priv;
749 int value;
750
751 /* If nonremovable, assume that the card is always present. */
752 if (mmc->cfg->host_caps & MMC_CAP_NONREMOVABLE)
753 return 1;
754 /* If polling, assume that the card is always present. */
755 if (mmc->cfg->host_caps & MMC_CAP_NEEDS_POLL)
756 return 1;
757
758#if CONFIG_IS_ENABLED(DM_GPIO)
759 value = dm_gpio_get_value(&host->cd_gpio);
760 if (value >= 0) {
761 if (mmc->cfg->host_caps & MMC_CAP_CD_ACTIVE_HIGH)
762 return !value;
763 else
764 return value;
765 }
766#endif
767 value = !!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
768 SDHCI_CARD_PRESENT);
769 if (mmc->cfg->host_caps & MMC_CAP_CD_ACTIVE_HIGH)
770 return !value;
771 else
772 return value;
773}
774
Simon Glassb97f0fa2016-06-12 23:30:28 -0600775const struct dm_mmc_ops sdhci_ops = {
776 .send_cmd = sdhci_send_command,
777 .set_ios = sdhci_set_ios,
T Karthik Reddyc8a0ec02019-06-25 13:39:04 +0200778 .get_cd = sdhci_get_cd,
Faiz Abbasd2229212020-02-26 13:44:31 +0530779 .deferred_probe = sdhci_deferred_probe,
Siva Durga Prasad Paladugu1f67b492018-04-19 12:37:07 +0530780#ifdef MMC_SUPPORTS_TUNING
781 .execute_tuning = sdhci_execute_tuning,
782#endif
Simon Glassb97f0fa2016-06-12 23:30:28 -0600783};
784#else
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200785static const struct mmc_ops sdhci_ops = {
786 .send_cmd = sdhci_send_command,
787 .set_ios = sdhci_set_ios,
788 .init = sdhci_init,
789};
Simon Glassb97f0fa2016-06-12 23:30:28 -0600790#endif
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200791
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900792int sdhci_setup_cfg(struct mmc_config *cfg, struct sdhci_host *host,
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100793 u32 f_max, u32 f_min)
Lei Wen142c8f92011-06-28 21:50:06 +0000794{
Siva Durga Prasad Paladuguc0290b42018-04-19 12:37:08 +0530795 u32 caps, caps_1 = 0;
Faiz Abbasf08f9d72019-06-11 00:43:34 +0530796#if CONFIG_IS_ENABLED(DM_MMC)
T Karthik Reddy2a1b6632019-09-02 16:34:31 +0200797 u64 dt_caps, dt_caps_mask;
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900798
T Karthik Reddy2a1b6632019-09-02 16:34:31 +0200799 dt_caps_mask = dev_read_u64_default(host->mmc->dev,
800 "sdhci-caps-mask", 0);
801 dt_caps = dev_read_u64_default(host->mmc->dev,
802 "sdhci-caps", 0);
Michal Simek64341a62020-07-29 15:42:26 +0200803 caps = ~lower_32_bits(dt_caps_mask) &
T Karthik Reddy2a1b6632019-09-02 16:34:31 +0200804 sdhci_readl(host, SDHCI_CAPABILITIES);
Michal Simek64341a62020-07-29 15:42:26 +0200805 caps |= lower_32_bits(dt_caps);
Faiz Abbasf08f9d72019-06-11 00:43:34 +0530806#else
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900807 caps = sdhci_readl(host, SDHCI_CAPABILITIES);
Faiz Abbasf08f9d72019-06-11 00:43:34 +0530808#endif
T Karthik Reddy2a1b6632019-09-02 16:34:31 +0200809 debug("%s, caps: 0x%x\n", __func__, caps);
Masahiro Yamada27bfb712016-08-25 16:07:37 +0900810
Masahiro Yamada124f6ce2016-12-07 22:10:29 +0900811#ifdef CONFIG_MMC_SDHCI_SDMA
Jaehoon Chungd9a86c12020-03-27 13:08:01 +0900812 if ((caps & SDHCI_CAN_DO_SDMA)) {
813 host->flags |= USE_SDMA;
814 } else {
Matthias Brugger44354b02020-05-12 12:02:06 +0200815 debug("%s: Your controller doesn't support SDMA!!\n",
816 __func__);
Masahiro Yamada27bfb712016-08-25 16:07:37 +0900817 }
818#endif
Faiz Abbas4c082a62019-04-16 23:06:58 +0530819#if CONFIG_IS_ENABLED(MMC_SDHCI_ADMA)
820 if (!(caps & SDHCI_CAN_DO_ADMA2)) {
821 printf("%s: Your controller doesn't support SDMA!!\n",
822 __func__);
823 return -EINVAL;
824 }
Michael Walle02016c62020-09-23 12:42:51 +0200825 host->adma_desc_table = sdhci_adma_init();
Faiz Abbas4c082a62019-04-16 23:06:58 +0530826 host->adma_addr = (dma_addr_t)host->adma_desc_table;
Michael Walle02016c62020-09-23 12:42:51 +0200827
Faiz Abbas4c082a62019-04-16 23:06:58 +0530828#ifdef CONFIG_DMA_ADDR_T_64BIT
829 host->flags |= USE_ADMA64;
830#else
831 host->flags |= USE_ADMA;
832#endif
833#endif
Jaehoon Chung6c5b3592016-09-26 08:10:01 +0900834 if (host->quirks & SDHCI_QUIRK_REG32_RW)
835 host->version =
836 sdhci_readl(host, SDHCI_HOST_VERSION - 2) >> 16;
837 else
838 host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900839
840 cfg->name = host->name;
Simon Glasseba48f92017-07-29 11:35:31 -0600841#ifndef CONFIG_DM_MMC
Simon Glassb0842072016-06-12 23:30:27 -0600842 cfg->ops = &sdhci_ops;
Lei Wen142c8f92011-06-28 21:50:06 +0000843#endif
Wenyou Yangab877fe2017-04-26 09:32:30 +0800844
845 /* Check whether the clock multiplier is supported or not */
846 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
Faiz Abbasf08f9d72019-06-11 00:43:34 +0530847#if CONFIG_IS_ENABLED(DM_MMC)
Michal Simek64341a62020-07-29 15:42:26 +0200848 caps_1 = ~upper_32_bits(dt_caps_mask) &
T Karthik Reddy2a1b6632019-09-02 16:34:31 +0200849 sdhci_readl(host, SDHCI_CAPABILITIES_1);
Michal Simek64341a62020-07-29 15:42:26 +0200850 caps_1 |= upper_32_bits(dt_caps);
Faiz Abbasf08f9d72019-06-11 00:43:34 +0530851#else
Wenyou Yangab877fe2017-04-26 09:32:30 +0800852 caps_1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
Faiz Abbasf08f9d72019-06-11 00:43:34 +0530853#endif
T Karthik Reddy2a1b6632019-09-02 16:34:31 +0200854 debug("%s, caps_1: 0x%x\n", __func__, caps_1);
Wenyou Yangab877fe2017-04-26 09:32:30 +0800855 host->clk_mul = (caps_1 & SDHCI_CLOCK_MUL_MASK) >>
856 SDHCI_CLOCK_MUL_SHIFT;
857 }
858
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100859 if (host->max_clk == 0) {
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900860 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300)
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100861 host->max_clk = (caps & SDHCI_CLOCK_V3_BASE_MASK) >>
Simon Glassb0842072016-06-12 23:30:27 -0600862 SDHCI_CLOCK_BASE_SHIFT;
Lei Wen142c8f92011-06-28 21:50:06 +0000863 else
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100864 host->max_clk = (caps & SDHCI_CLOCK_BASE_MASK) >>
Simon Glassb0842072016-06-12 23:30:27 -0600865 SDHCI_CLOCK_BASE_SHIFT;
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100866 host->max_clk *= 1000000;
Wenyou Yangab877fe2017-04-26 09:32:30 +0800867 if (host->clk_mul)
868 host->max_clk *= host->clk_mul;
Lei Wen142c8f92011-06-28 21:50:06 +0000869 }
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100870 if (host->max_clk == 0) {
Masahiro Yamadada957dd2016-08-25 16:07:35 +0900871 printf("%s: Hardware doesn't specify base clock frequency\n",
872 __func__);
Simon Glassb0842072016-06-12 23:30:27 -0600873 return -EINVAL;
Masahiro Yamadada957dd2016-08-25 16:07:35 +0900874 }
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100875 if (f_max && (f_max < host->max_clk))
876 cfg->f_max = f_max;
877 else
878 cfg->f_max = host->max_clk;
879 if (f_min)
880 cfg->f_min = f_min;
Lei Wen142c8f92011-06-28 21:50:06 +0000881 else {
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900882 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300)
Simon Glassb0842072016-06-12 23:30:27 -0600883 cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_300;
Lei Wen142c8f92011-06-28 21:50:06 +0000884 else
Simon Glassb0842072016-06-12 23:30:27 -0600885 cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_200;
Lei Wen142c8f92011-06-28 21:50:06 +0000886 }
Simon Glassb0842072016-06-12 23:30:27 -0600887 cfg->voltages = 0;
Lei Wen142c8f92011-06-28 21:50:06 +0000888 if (caps & SDHCI_CAN_VDD_330)
Simon Glassb0842072016-06-12 23:30:27 -0600889 cfg->voltages |= MMC_VDD_32_33 | MMC_VDD_33_34;
Lei Wen142c8f92011-06-28 21:50:06 +0000890 if (caps & SDHCI_CAN_VDD_300)
Simon Glassb0842072016-06-12 23:30:27 -0600891 cfg->voltages |= MMC_VDD_29_30 | MMC_VDD_30_31;
Lei Wen142c8f92011-06-28 21:50:06 +0000892 if (caps & SDHCI_CAN_VDD_180)
Simon Glassb0842072016-06-12 23:30:27 -0600893 cfg->voltages |= MMC_VDD_165_195;
Jaehoon Chung53889ed2012-04-23 02:36:26 +0000894
Masahiro Yamada4b338772016-08-25 16:07:36 +0900895 if (host->quirks & SDHCI_QUIRK_BROKEN_VOLTAGE)
896 cfg->voltages |= host->voltages;
897
Faiz Abbas3ff634d2020-07-23 09:42:19 +0530898 if (caps & SDHCI_CAN_DO_HISPD)
899 cfg->host_caps |= MMC_MODE_HS | MMC_MODE_HS_52MHz;
900
901 cfg->host_caps |= MMC_MODE_4BIT;
Jaehoon Chungbc00a542016-12-30 15:30:21 +0900902
903 /* Since Host Controller Version3.0 */
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900904 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
Jaehoon Chung665152e2016-12-30 15:30:11 +0900905 if (!(caps & SDHCI_CAN_DO_8BIT))
906 cfg->host_caps &= ~MMC_MODE_8BIT;
Jagannadha Sutradharudu Teki08706be2013-05-21 15:01:36 +0530907 }
Siva Durga Prasad Paladugub0fbb492016-01-12 15:12:15 +0530908
Hannes Schmelzer576a0182018-03-07 08:00:56 +0100909 if (host->quirks & SDHCI_QUIRK_BROKEN_HISPD_MODE) {
910 cfg->host_caps &= ~MMC_MODE_HS;
911 cfg->host_caps &= ~MMC_MODE_HS_52MHz;
912 }
913
Ashok Reddy Soma61e0df92020-10-23 04:58:57 -0600914 if (!(cfg->voltages & MMC_VDD_165_195) ||
915 (host->quirks & SDHCI_QUIRK_NO_1_8_V))
Siva Durga Prasad Paladuguc0290b42018-04-19 12:37:08 +0530916 caps_1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
917 SDHCI_SUPPORT_DDR50);
918
919 if (caps_1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
920 SDHCI_SUPPORT_DDR50))
921 cfg->host_caps |= MMC_CAP(UHS_SDR12) | MMC_CAP(UHS_SDR25);
922
923 if (caps_1 & SDHCI_SUPPORT_SDR104) {
924 cfg->host_caps |= MMC_CAP(UHS_SDR104) | MMC_CAP(UHS_SDR50);
925 /*
926 * SD3.0: SDR104 is supported so (for eMMC) the caps2
927 * field can be promoted to support HS200.
928 */
929 cfg->host_caps |= MMC_CAP(MMC_HS_200);
930 } else if (caps_1 & SDHCI_SUPPORT_SDR50) {
931 cfg->host_caps |= MMC_CAP(UHS_SDR50);
932 }
933
934 if (caps_1 & SDHCI_SUPPORT_DDR50)
935 cfg->host_caps |= MMC_CAP(UHS_DDR50);
936
Jaehoon Chung8a5ffbb2016-07-26 19:06:24 +0900937 if (host->host_caps)
938 cfg->host_caps |= host->host_caps;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200939
Simon Glassb0842072016-06-12 23:30:27 -0600940 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
941
942 return 0;
943}
944
Simon Glassb97f0fa2016-06-12 23:30:28 -0600945#ifdef CONFIG_BLK
946int sdhci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg)
947{
948 return mmc_bind(dev, mmc, cfg);
949}
950#else
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100951int add_sdhci(struct sdhci_host *host, u32 f_max, u32 f_min)
Simon Glassb0842072016-06-12 23:30:27 -0600952{
Masahiro Yamadada957dd2016-08-25 16:07:35 +0900953 int ret;
954
Stefan Herbrechtsmeierbc47e0e2017-01-17 15:58:48 +0100955 ret = sdhci_setup_cfg(&host->cfg, host, f_max, f_min);
Masahiro Yamadada957dd2016-08-25 16:07:35 +0900956 if (ret)
957 return ret;
Simon Glassb0842072016-06-12 23:30:27 -0600958
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200959 host->mmc = mmc_create(&host->cfg, host);
960 if (host->mmc == NULL) {
961 printf("%s: mmc create fail!\n", __func__);
Jaehoon Chungfc6c1c62016-09-26 08:10:02 +0900962 return -ENOMEM;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200963 }
Lei Wen142c8f92011-06-28 21:50:06 +0000964
965 return 0;
966}
Simon Glassb97f0fa2016-06-12 23:30:28 -0600967#endif