blob: a43e6e5e538b3195c3d68f5a98d42c76467293ed [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Kumar Galafe137112011-01-19 03:05:26 -06002/*
Prabhakar Kushwahabeebb882012-04-24 20:16:49 +00003 * Copyright 2011-2012 Freescale Semiconductor, Inc.
Kumar Galafe137112011-01-19 03:05:26 -06004 */
5
6#ifndef _ASM_MPC85xx_CONFIG_H_
7#define _ASM_MPC85xx_CONFIG_H_
8
9/* SoC specific defines for Freescale MPC85xx (PQ3) and QorIQ processors */
10
York Sunf066a042012-10-28 08:12:54 +000011/*
12 * This macro should be removed when we no longer care about backwards
13 * compatibility with older operating systems.
14 */
15#define CONFIG_PPC_SPINTABLE_COMPATIBLE
16
York Sun2896cb72014-03-27 17:54:47 -070017#include <fsl_ddrc_version.h>
York Sun7d69ea32012-10-08 07:44:22 +000018
Prabhakar Kushwaha62908c22014-01-18 12:28:30 +053019/* IP endianness */
20#define CONFIG_SYS_FSL_IFC_BE
21
York Sun6e413f52016-12-28 08:43:47 -080022#if defined(CONFIG_ARCH_MPC8548)
Liu Gang78deaa12012-03-08 00:33:14 +000023#define CONFIG_SYS_FSL_SRIO_MAX_PORTS 1
24#define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
25#define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
26#define CONFIG_SYS_FSL_RMU
27#define CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM 2
Kumar Galafe137112011-01-19 03:05:26 -060028
York Sun24f88b32016-11-16 13:08:52 -080029#elif defined(CONFIG_ARCH_P1010)
Priyanka Jain02449632011-02-09 09:24:10 +053030#define CONFIG_FSL_SDHC_V2_3
Kumar Galafe137112011-01-19 03:05:26 -060031#define CONFIG_TSECV2
Mingkai Hu6f024c92013-05-16 10:18:13 +080032#define CONFIG_SYS_FSL_IFC_BANK_COUNT 4
Kumar Gala179b1b22011-05-20 00:39:21 -050033#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
Ramneek Mehresh3fb68ee2011-03-23 15:20:43 +053034#define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
Sriram Dash1ae7e4c2016-08-17 11:47:53 +053035#define CONFIG_SYS_FSL_USB1_PHY_ENABLE
Kumar Galafe137112011-01-19 03:05:26 -060036
Kumar Galae4e69252011-02-05 13:45:07 -060037/* P1011 is single core version of P1020 */
York Sun3680e592016-11-16 15:54:15 -080038#elif defined(CONFIG_ARCH_P1011)
Kumar Galafe137112011-01-19 03:05:26 -060039#define CONFIG_TSECV2
Kumar Galafe137112011-01-19 03:05:26 -060040
York Sunaf2dc812016-11-18 10:02:14 -080041#elif defined(CONFIG_ARCH_P1020)
Kumar Galafe137112011-01-19 03:05:26 -060042#define CONFIG_TSECV2
Kumar Galafe137112011-01-19 03:05:26 -060043
York Sun2f924be2016-11-18 10:59:02 -080044#elif defined(CONFIG_ARCH_P1021)
Kumar Galafe137112011-01-19 03:05:26 -060045#define CONFIG_TSECV2
Haiying Wang8cb2af72011-02-11 01:25:30 -060046#define QE_MURAM_SIZE 0x6000UL
47#define MAX_QE_RISC 1
48#define QE_NUM_OF_SNUM 28
Kumar Galafe137112011-01-19 03:05:26 -060049
York Sunfeeaae22016-11-16 15:45:31 -080050#elif defined(CONFIG_ARCH_P1023)
Roy Zang1de20b02011-02-03 22:14:19 -060051#define CONFIG_SYS_NUM_FMAN 1
52#define CONFIG_SYS_NUM_FM1_DTSEC 2
Roy Zang1de20b02011-02-03 22:14:19 -060053#define CONFIG_SYS_QMAN_NUM_PORTALS 3
54#define CONFIG_SYS_BMAN_NUM_PORTALS 3
Kumar Galad80dfe42011-02-04 00:43:34 -060055#define CONFIG_SYS_FM_MURAM_SIZE 0x10000
Kumar Gala179b1b22011-05-20 00:39:21 -050056#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
Roy Zang1de20b02011-02-03 22:14:19 -060057
Kumar Galae4e69252011-02-05 13:45:07 -060058/* P1024 is lower end variant of P1020 */
York Sun76780b22016-11-18 11:00:57 -080059#elif defined(CONFIG_ARCH_P1024)
Kumar Galae4e69252011-02-05 13:45:07 -060060#define CONFIG_TSECV2
Kumar Galae4e69252011-02-05 13:45:07 -060061
62/* P1025 is lower end variant of P1021 */
York Sun0f577972016-11-18 11:05:38 -080063#elif defined(CONFIG_ARCH_P1025)
Kumar Galae4e69252011-02-05 13:45:07 -060064#define CONFIG_TSECV2
Haiying Wang8cb2af72011-02-11 01:25:30 -060065#define QE_MURAM_SIZE 0x6000UL
66#define MAX_QE_RISC 1
67#define QE_NUM_OF_SNUM 28
Kumar Galae4e69252011-02-05 13:45:07 -060068
York Sun4b08dd72016-11-18 11:08:43 -080069#elif defined(CONFIG_ARCH_P2020)
Liu Gang78deaa12012-03-08 00:33:14 +000070#define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
71#define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
72#define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
73#define CONFIG_SYS_FSL_RMU
74#define CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM 2
York Sun99825792014-05-23 13:15:00 -070075
York Sun5786fca2016-11-18 11:15:21 -080076#elif defined(CONFIG_ARCH_P2041) /* also supports P2040 */
York Sun544f8812013-06-25 11:37:39 -070077#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
Kumar Gala3842bb52011-02-16 02:03:29 -060078#define CONFIG_SYS_FSL_NUM_CC_PLLS 2
Kumar Gala619541b2011-05-13 01:16:07 -050079#define CONFIG_SYS_NUM_FMAN 1
80#define CONFIG_SYS_NUM_FM1_DTSEC 5
81#define CONFIG_SYS_NUM_FM1_10GEC 1
Kumar Gala619541b2011-05-13 01:16:07 -050082#define CONFIG_SYS_FM_MURAM_SIZE 0x28000
83#define CONFIG_SYS_FSL_TBCLK_DIV 32
84#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
85#define CONFIG_SYS_FSL_USB1_PHY_ENABLE
86#define CONFIG_SYS_FSL_USB2_PHY_ENABLE
Kumar Galaa49034f2011-04-13 00:19:10 -050087#define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
Liu Gang78deaa12012-03-08 00:33:14 +000088#define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
89#define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
90#define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
Scott Wood80806962012-08-14 10:14:53 +000091#define CONFIG_SYS_FSL_CORENET_SNOOPVEC_COREONLY 0xf0000000
Kumar Gala619541b2011-05-13 01:16:07 -050092
York Sundf70d062016-11-18 11:20:40 -080093#elif defined(CONFIG_ARCH_P3041)
York Sun544f8812013-06-25 11:37:39 -070094#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
Kumar Gala3842bb52011-02-16 02:03:29 -060095#define CONFIG_SYS_FSL_NUM_CC_PLLS 2
Kumar Gala60d95d82011-01-25 12:42:32 -060096#define CONFIG_SYS_NUM_FMAN 1
97#define CONFIG_SYS_NUM_FM1_DTSEC 5
98#define CONFIG_SYS_NUM_FM1_10GEC 1
Kumar Galad80dfe42011-02-04 00:43:34 -060099#define CONFIG_SYS_FM_MURAM_SIZE 0x28000
Kumar Galaf4fb90f2011-02-18 05:40:54 -0600100#define CONFIG_SYS_FSL_TBCLK_DIV 32
Kumar Gala179b1b22011-05-20 00:39:21 -0500101#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
Roy Zang6d6a0e12011-04-13 00:08:51 -0500102#define CONFIG_SYS_FSL_USB1_PHY_ENABLE
103#define CONFIG_SYS_FSL_USB2_PHY_ENABLE
Kumar Galaa49034f2011-04-13 00:19:10 -0500104#define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
Liu Gang78deaa12012-03-08 00:33:14 +0000105#define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
106#define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
107#define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
Scott Wood80806962012-08-14 10:14:53 +0000108#define CONFIG_SYS_FSL_CORENET_SNOOPVEC_COREONLY 0xf0000000
Kumar Galafe137112011-01-19 03:05:26 -0600109
York Sun84be8a92016-11-18 11:24:40 -0800110#elif defined(CONFIG_ARCH_P4080) /* also supports P4040 */
York Sun544f8812013-06-25 11:37:39 -0700111#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
Kumar Gala3842bb52011-02-16 02:03:29 -0600112#define CONFIG_SYS_FSL_NUM_CC_PLLS 4
Kumar Galafe137112011-01-19 03:05:26 -0600113#define CONFIG_SYS_NUM_FMAN 2
114#define CONFIG_SYS_NUM_FM1_DTSEC 4
115#define CONFIG_SYS_NUM_FM2_DTSEC 4
116#define CONFIG_SYS_NUM_FM1_10GEC 1
117#define CONFIG_SYS_NUM_FM2_10GEC 1
Kumar Galad80dfe42011-02-04 00:43:34 -0600118#define CONFIG_SYS_FM_MURAM_SIZE 0x28000
Kumar Galaf4fb90f2011-02-18 05:40:54 -0600119#define CONFIG_SYS_FSL_TBCLK_DIV 16
Kumar Gala179b1b22011-05-20 00:39:21 -0500120#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,p4080-pcie"
Liu Gang78deaa12012-03-08 00:33:14 +0000121#define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
122#define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
123#define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
124#define CONFIG_SYS_FSL_RMU
125#define CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM 2
Scott Wood80806962012-08-14 10:14:53 +0000126#define CONFIG_SYS_FSL_CORENET_SNOOPVEC_COREONLY 0xff000000
Kumar Galafe137112011-01-19 03:05:26 -0600127
York Suna3c5b662016-11-18 11:39:36 -0800128#elif defined(CONFIG_ARCH_P5040)
York Sun544f8812013-06-25 11:37:39 -0700129#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
Timur Tabid5e13882012-10-05 11:09:19 +0000130#define CONFIG_SYS_FSL_NUM_CC_PLLS 3
Timur Tabid5e13882012-10-05 11:09:19 +0000131#define CONFIG_SYS_NUM_FMAN 2
132#define CONFIG_SYS_NUM_FM1_DTSEC 5
133#define CONFIG_SYS_NUM_FM1_10GEC 1
134#define CONFIG_SYS_NUM_FM2_DTSEC 5
135#define CONFIG_SYS_NUM_FM2_10GEC 1
Timur Tabid5e13882012-10-05 11:09:19 +0000136#define CONFIG_SYS_FM_MURAM_SIZE 0x28000
137#define CONFIG_SYS_FSL_TBCLK_DIV 16
138#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.4"
Timur Tabid5e13882012-10-05 11:09:19 +0000139#define CONFIG_SYS_FSL_USB1_PHY_ENABLE
140#define CONFIG_SYS_FSL_USB2_PHY_ENABLE
141#define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
Timur Tabid5e13882012-10-05 11:09:19 +0000142#define CONFIG_SYS_FSL_CORENET_SNOOPVEC_COREONLY 0xf0000000
143
York Suna80bdf72016-11-15 14:09:50 -0800144#elif defined(CONFIG_ARCH_BSC9131)
Prabhakar Kushwahabeebb882012-04-24 20:16:49 +0000145#define CONFIG_FSL_SDHC_V2_3
Prabhakar Kushwahabeebb882012-04-24 20:16:49 +0000146#define CONFIG_TSECV2
Priyanka Jainf81e8b22013-04-04 09:31:54 +0530147#define CONFIG_SYS_FSL_DSP_M2_RAM_ADDR 0xb0000000
148#define CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT 0xff600000
Mingkai Hu6f024c92013-05-16 10:18:13 +0800149#define CONFIG_SYS_FSL_IFC_BANK_COUNT 3
Prabhakar Kushwahabeebb882012-04-24 20:16:49 +0000150
York Suna80bdf72016-11-15 14:09:50 -0800151#elif defined(CONFIG_ARCH_BSC9132)
Prabhakar Kushwaha92543c22013-01-23 17:59:57 +0000152#define CONFIG_FSL_SDHC_V2_3
Prabhakar Kushwaha92543c22013-01-23 17:59:57 +0000153#define CONFIG_TSECV2
Priyanka Jainc73b9032013-07-02 09:21:04 +0530154#define CONFIG_SYS_FSL_DSP_DDR_ADDR 0x40000000
155#define CONFIG_SYS_FSL_DSP_M2_RAM_ADDR 0xb0000000
156#define CONFIG_SYS_FSL_DSP_M3_RAM_ADDR 0xc0000000
157#define CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT 0xff600000
York Sun84fa67e2013-04-18 19:31:01 -0700158#define CONFIG_SYS_FSL_IFC_BANK_COUNT 3
Prabhakar Kushwaha92543c22013-01-23 17:59:57 +0000159#define CONFIG_SYS_FSL_ESDHC_P1010_BROKEN_SDCLK
160#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
161
Tom Rinia7ffa3d2021-05-23 10:58:05 -0400162#elif defined(CONFIG_ARCH_T4240)
York Sun9941a222012-10-08 07:44:19 +0000163#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
York Sunaa150bb2013-03-25 07:40:07 +0000164#define CONFIG_SYS_FSL_CORES_PER_CLUSTER 4
York Sun9941a222012-10-08 07:44:19 +0000165#define CONFIG_SYS_FSL_QMAN_V3 /* QMAN version 3 */
York Sun0fad3262016-11-21 13:35:41 -0800166#ifdef CONFIG_ARCH_T4240
Prabhakar Kushwaha7e8382f2013-09-03 11:20:15 +0530167#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 4 }
York Sun9941a222012-10-08 07:44:19 +0000168#define CONFIG_SYS_NUM_FM1_DTSEC 8
169#define CONFIG_SYS_NUM_FM1_10GEC 2
170#define CONFIG_SYS_NUM_FM2_DTSEC 8
171#define CONFIG_SYS_NUM_FM2_10GEC 2
York Sun64fd08b2013-03-25 07:40:05 +0000172#else
Shengzhou Liu26ed2d02014-04-25 16:31:22 +0800173#define CONFIG_SYS_NUM_FM1_DTSEC 6
York Sun64fd08b2013-03-25 07:40:05 +0000174#define CONFIG_SYS_NUM_FM1_10GEC 1
Shengzhou Liu26ed2d02014-04-25 16:31:22 +0800175#define CONFIG_SYS_NUM_FM2_DTSEC 8
York Sun64fd08b2013-03-25 07:40:05 +0000176#define CONFIG_SYS_NUM_FM2_10GEC 1
York Sun64fd08b2013-03-25 07:40:05 +0000177#endif
York Sunfb5137a2013-03-25 07:33:29 +0000178#define CONFIG_SYS_FSL_NUM_CC_PLLS 5
Prabhakar Kushwaha873e9f02013-07-31 16:56:41 +0530179#define CONFIG_SYS_FSL_SRDS_1
180#define CONFIG_SYS_FSL_SRDS_2
York Sunfb5137a2013-03-25 07:33:29 +0000181#define CONFIG_SYS_FSL_SRDS_3
182#define CONFIG_SYS_FSL_SRDS_4
York Sunfb5137a2013-03-25 07:33:29 +0000183#define CONFIG_SYS_NUM_FMAN 2
Prabhakar Kushwaha7e8382f2013-09-03 11:20:15 +0530184#define CONFIG_SYS_PME_CLK 0
Mingkai Hu6f024c92013-05-16 10:18:13 +0800185#define CONFIG_SYS_FSL_IFC_BANK_COUNT 8
York Sunfb5137a2013-03-25 07:33:29 +0000186#define CONFIG_SYS_FMAN_V3
Prabhakar Kushwaha7e8382f2013-09-03 11:20:15 +0530187#define CONFIG_SYS_FM1_CLK 3
188#define CONFIG_SYS_FM2_CLK 3
York Sunfb5137a2013-03-25 07:33:29 +0000189#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
190#define CONFIG_SYS_FSL_TBCLK_DIV 16
191#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v3.0"
192#define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
193#define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
194#define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
Liu Gangd5eca7e2013-06-25 18:12:14 +0800195#define CONFIG_SYS_FSL_SRIO_LIODN
York Sunfb5137a2013-03-25 07:33:29 +0000196#define CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE
197#define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
York Sunfb5137a2013-03-25 07:33:29 +0000198
York Sunfda566d2016-11-18 11:56:57 -0800199#elif defined(CONFIG_ARCH_B4860) || defined(CONFIG_ARCH_B4420)
Poonam Aggrwal248865e2012-12-23 19:24:16 +0000200#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
Poonam Aggrwal248865e2012-12-23 19:24:16 +0000201#define CONFIG_SYS_FSL_QMAN_V3 /* QMAN version 3 */
Prabhakar Kushwaha873e9f02013-07-31 16:56:41 +0530202#define CONFIG_SYS_FSL_SRDS_1
203#define CONFIG_SYS_FSL_SRDS_2
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530204#define CONFIG_SYS_FSL_NUM_CC_PLLS 5
Poonam Aggrwal248865e2012-12-23 19:24:16 +0000205#define CONFIG_SYS_NUM_FMAN 1
Prabhakar Kushwaha7e8382f2013-09-03 11:20:15 +0530206#define CONFIG_SYS_FM1_CLK 0
Mingkai Hu6f024c92013-05-16 10:18:13 +0800207#define CONFIG_SYS_FSL_IFC_BANK_COUNT 4
Poonam Aggrwal248865e2012-12-23 19:24:16 +0000208#define CONFIG_SYS_FMAN_V3
209#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
210#define CONFIG_SYS_FSL_TBCLK_DIV 16
211#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.4"
212#define CONFIG_SYS_FSL_USB1_PHY_ENABLE
Poonam Aggrwal248865e2012-12-23 19:24:16 +0000213
York Sun68eaa9a2016-11-18 11:44:43 -0800214#ifdef CONFIG_ARCH_B4860
York Sunaa150bb2013-03-25 07:40:07 +0000215#define CONFIG_SYS_FSL_CORES_PER_CLUSTER 4
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530216#define CONFIG_MAX_DSP_CPUS 12
217#define CONFIG_NUM_DSP_CPUS 6
Shaveta Leekha0dda3982014-02-26 16:07:37 +0530218#define CONFIG_SYS_FSL_SRDS_NUM_PLLS 2
Prabhakar Kushwaha7e8382f2013-09-03 11:20:15 +0530219#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 4, 4, 4 }
York Sunbcf7b3d2012-10-08 07:44:20 +0000220#define CONFIG_SYS_NUM_FM1_DTSEC 6
221#define CONFIG_SYS_NUM_FM1_10GEC 2
York Sunbcf7b3d2012-10-08 07:44:20 +0000222#define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
223#define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
224#define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
Liu Gangbc6486a2013-06-25 18:12:13 +0800225#define CONFIG_SYS_FSL_SRIO_LIODN
Poonam Aggrwal525ab512013-03-25 07:40:20 +0000226#else
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530227#define CONFIG_MAX_DSP_CPUS 2
Shaveta Leekha0dda3982014-02-26 16:07:37 +0530228#define CONFIG_SYS_FSL_SRDS_NUM_PLLS 1
Poonam Aggrwal525ab512013-03-25 07:40:20 +0000229#define CONFIG_SYS_FSL_CORES_PER_CLUSTER 2
Prabhakar Kushwaha7e8382f2013-09-03 11:20:15 +0530230#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 4 }
Poonam Aggrwal525ab512013-03-25 07:40:20 +0000231#define CONFIG_SYS_NUM_FM1_DTSEC 4
232#define CONFIG_SYS_NUM_FM1_10GEC 0
Poonam Aggrwal525ab512013-03-25 07:40:20 +0000233#endif
York Sunbcf7b3d2012-10-08 07:44:20 +0000234
York Sund7dd06c2016-12-28 08:43:32 -0800235#elif defined(CONFIG_ARCH_T1040) || defined(CONFIG_ARCH_T1042)
York Sun46571362013-03-25 07:40:06 +0000236#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
York Sunaa150bb2013-03-25 07:40:07 +0000237#define CONFIG_SYS_FSL_CORES_PER_CLUSTER 1
York Sun46571362013-03-25 07:40:06 +0000238#define CONFIG_SYS_FSL_QMAN_V3 /* QMAN version 3 */
Prabhakar Kushwaha78512532013-09-03 11:19:54 +0530239#define CONFIG_SYS_FSL_NUM_CC_PLLS 2
Prabhakar Kushwaha7e8382f2013-09-03 11:20:15 +0530240#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 1, 1 }
Prabhakar Kushwaha78512532013-09-03 11:19:54 +0530241#define CONFIG_SYS_FSL_SRDS_1
York Sun46571362013-03-25 07:40:06 +0000242#define CONFIG_SYS_NUM_FMAN 1
243#define CONFIG_SYS_NUM_FM1_DTSEC 5
Prabhakar Kushwaha7e8382f2013-09-03 11:20:15 +0530244#define CONFIG_PME_PLAT_CLK_DIV 2
245#define CONFIG_SYS_PME_CLK CONFIG_PME_PLAT_CLK_DIV
Prabhakar Kushwaha78512532013-09-03 11:19:54 +0530246#define CONFIG_SYS_FSL_IFC_BANK_COUNT 8
York Sun46571362013-03-25 07:40:06 +0000247#define CONFIG_SYS_FMAN_V3
Prabhakar Kushwaha7e8382f2013-09-03 11:20:15 +0530248#define CONFIG_FM_PLAT_CLK_DIV 1
249#define CONFIG_SYS_FM1_CLK CONFIG_FM_PLAT_CLK_DIV
Prabhakar Kushwaha78512532013-09-03 11:19:54 +0530250#define CONFIG_SYS_FM_MURAM_SIZE 0x30000
Priyanka Jaine9dcaa82013-12-17 14:25:52 +0530251#define CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
Prabhakar Kushwahae6066b02013-12-11 12:49:13 +0530252#define CONFIG_SYS_FSL_TBCLK_DIV 16
York Sun46571362013-03-25 07:40:06 +0000253#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.4"
Nikhil Badola63fcdc62014-01-27 15:21:58 +0530254#define CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE
York Sun46571362013-03-25 07:40:06 +0000255#define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
Haijun.Zhangedeb83a2014-03-18 17:04:23 +0800256#define ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
Zhao Qiangb818ba22014-03-21 16:21:45 +0800257#define QE_MURAM_SIZE 0x6000UL
258#define MAX_QE_RISC 1
259#define QE_NUM_OF_SNUM 28
York Sun46571362013-03-25 07:40:06 +0000260
Tom Rinib4e60262021-05-14 21:34:22 -0400261#elif defined(CONFIG_ARCH_T1024)
Shengzhou Liue6fb7702014-11-24 17:11:54 +0800262#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
Shengzhou Liue6fb7702014-11-24 17:11:54 +0800263#define CONFIG_SYS_FSL_CORES_PER_CLUSTER 1
264#define CONFIG_SYS_FSL_QMAN_V3 /* QMAN version 3 */
265#define CONFIG_SYS_FMAN_V3
Shengzhou Liue6fb7702014-11-24 17:11:54 +0800266#define CONFIG_SYS_FSL_NUM_CC_PLL 2
267#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 1, 1 }
Shengzhou Liue6fb7702014-11-24 17:11:54 +0800268#define CONFIG_SYS_FSL_SRDS_1
Shengzhou Liue6fb7702014-11-24 17:11:54 +0800269#define CONFIG_SYS_NUM_FMAN 1
270#define CONFIG_SYS_NUM_FM1_DTSEC 4
271#define CONFIG_SYS_NUM_FM1_10GEC 1
Shengzhou Liua1ccdff2014-11-24 17:11:57 +0800272#define CONFIG_FSL_FM_10GEC_REGULAR_NOTATION
Shengzhou Liue6fb7702014-11-24 17:11:54 +0800273#define CONFIG_SYS_FSL_IFC_BANK_COUNT 8
274#define CONFIG_SYS_FM1_CLK 0
275#define CONFIG_QBMAN_CLK_DIV 1
276#define CONFIG_SYS_FM_MURAM_SIZE 0x30000
277#define CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
278#define CONFIG_SYS_FSL_TBCLK_DIV 16
279#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.4"
280#define CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE
281#define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
Shengzhou Liue6fb7702014-11-24 17:11:54 +0800282#define ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
283#define QE_MURAM_SIZE 0x6000UL
284#define MAX_QE_RISC 1
285#define QE_NUM_OF_SNUM 28
Shengzhou Liue6fb7702014-11-24 17:11:54 +0800286
Tom Rini3ec582b2021-02-20 20:06:21 -0500287#elif defined(CONFIG_ARCH_T2080)
Shengzhou Liuf305cd22013-11-22 17:39:10 +0800288#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
Shengzhou Liuf305cd22013-11-22 17:39:10 +0800289#define CONFIG_SYS_FSL_CORES_PER_CLUSTER 4
290#define CONFIG_SYS_FSL_NUM_CC_PLLS 2
291#define CONFIG_SYS_FSL_QMAN_V3
Shengzhou Liuf305cd22013-11-22 17:39:10 +0800292#define CONFIG_SYS_NUM_FMAN 1
293#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 4, 4, 4 }
294#define CONFIG_SYS_FSL_SRDS_1
York Sune20c6852016-11-21 12:54:19 -0800295#if defined(CONFIG_ARCH_T2080)
Shengzhou Liuf305cd22013-11-22 17:39:10 +0800296#define CONFIG_SYS_NUM_FM1_DTSEC 8
297#define CONFIG_SYS_NUM_FM1_10GEC 4
298#define CONFIG_SYS_FSL_SRDS_2
299#define CONFIG_SYS_FSL_SRIO_LIODN
300#define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
301#define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
302#define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
Shengzhou Liuf305cd22013-11-22 17:39:10 +0800303#endif
Shengzhou Liuf305cd22013-11-22 17:39:10 +0800304#define CONFIG_PME_PLAT_CLK_DIV 1
305#define CONFIG_SYS_PME_CLK CONFIG_PME_PLAT_CLK_DIV
306#define CONFIG_SYS_FM1_CLK 0
Shengzhou Liuf305cd22013-11-22 17:39:10 +0800307#define CONFIG_SYS_FSL_IFC_BANK_COUNT 8
308#define CONFIG_SYS_FMAN_V3
309#define CONFIG_SYS_FM_MURAM_SIZE 0x28000
310#define CONFIG_SYS_FSL_TBCLK_DIV 16
311#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v3.0"
312#define CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE
313#define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
Shengzhou Liuf305cd22013-11-22 17:39:10 +0800314#define CONFIG_SYS_FSL_ISBC_VER 2
Haijun.Zhangedeb83a2014-03-18 17:04:23 +0800315#define ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
316
Shengzhou Liuf305cd22013-11-22 17:39:10 +0800317
York Sun4119aee2016-11-15 18:44:22 -0800318#elif defined(CONFIG_ARCH_C29X)
Mingkai Hu1a258072013-07-04 17:30:36 +0800319#define CONFIG_FSL_SDHC_V2_3
Mingkai Hu1a258072013-07-04 17:30:36 +0800320#define CONFIG_TSECV2_1
Mingkai Hu1a258072013-07-04 17:30:36 +0800321#define CONFIG_SYS_FSL_IFC_BANK_COUNT 8
Alex Porosanub4848d02016-04-29 15:17:59 +0300322#define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 3
323#define CONFIG_SYS_FSL_SEC_IDX_OFFSET 0x20000
Mingkai Hu1a258072013-07-04 17:30:36 +0800324
Kumar Galafe137112011-01-19 03:05:26 -0600325#endif
326
York Sun4119aee2016-11-15 18:44:22 -0800327#if !defined(CONFIG_ARCH_C29X)
Alex Porosanub4848d02016-04-29 15:17:59 +0300328#define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
329#endif
330
Kumar Galafe137112011-01-19 03:05:26 -0600331#endif /* _ASM_MPC85xx_CONFIG_H_ */