blob: 47b46250479926448ce71db8c514e1d920322119 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Kumar Galafe137112011-01-19 03:05:26 -06002/*
Prabhakar Kushwahabeebb882012-04-24 20:16:49 +00003 * Copyright 2011-2012 Freescale Semiconductor, Inc.
Kumar Galafe137112011-01-19 03:05:26 -06004 */
5
6#ifndef _ASM_MPC85xx_CONFIG_H_
7#define _ASM_MPC85xx_CONFIG_H_
8
9/* SoC specific defines for Freescale MPC85xx (PQ3) and QorIQ processors */
10
York Sunf066a042012-10-28 08:12:54 +000011/*
12 * This macro should be removed when we no longer care about backwards
13 * compatibility with older operating systems.
14 */
15#define CONFIG_PPC_SPINTABLE_COMPATIBLE
16
York Sun2896cb72014-03-27 17:54:47 -070017#include <fsl_ddrc_version.h>
York Sun7d69ea32012-10-08 07:44:22 +000018
Prabhakar Kushwaha62908c22014-01-18 12:28:30 +053019/* IP endianness */
20#define CONFIG_SYS_FSL_IFC_BE
gaurav rana9d171da2015-02-27 09:43:49 +053021#define CONFIG_SYS_FSL_SFP_BE
Prabhakar Kushwaha62908c22014-01-18 12:28:30 +053022
York Sun6e413f52016-12-28 08:43:47 -080023#if defined(CONFIG_ARCH_MPC8548)
Liu Gang78deaa12012-03-08 00:33:14 +000024#define CONFIG_SYS_FSL_SRIO_MAX_PORTS 1
25#define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
26#define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
27#define CONFIG_SYS_FSL_RMU
28#define CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM 2
Kumar Galafe137112011-01-19 03:05:26 -060029
York Sun24f88b32016-11-16 13:08:52 -080030#elif defined(CONFIG_ARCH_P1010)
Priyanka Jain02449632011-02-09 09:24:10 +053031#define CONFIG_FSL_SDHC_V2_3
Kumar Galafe137112011-01-19 03:05:26 -060032#define CONFIG_TSECV2
Mingkai Hu6f024c92013-05-16 10:18:13 +080033#define CONFIG_SYS_FSL_IFC_BANK_COUNT 4
Kumar Gala179b1b22011-05-20 00:39:21 -050034#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
Ramneek Mehresh3fb68ee2011-03-23 15:20:43 +053035#define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
Sriram Dash1ae7e4c2016-08-17 11:47:53 +053036#define CONFIG_SYS_FSL_USB1_PHY_ENABLE
Haijun.Zhang22e3c422014-01-10 13:52:19 +080037#define CONFIG_ESDHC_HC_BLK_ADDR
Kumar Galafe137112011-01-19 03:05:26 -060038
Kumar Galae4e69252011-02-05 13:45:07 -060039/* P1011 is single core version of P1020 */
York Sun3680e592016-11-16 15:54:15 -080040#elif defined(CONFIG_ARCH_P1011)
Kumar Galafe137112011-01-19 03:05:26 -060041#define CONFIG_TSECV2
Kumar Galafe137112011-01-19 03:05:26 -060042
York Sunaf2dc812016-11-18 10:02:14 -080043#elif defined(CONFIG_ARCH_P1020)
Kumar Galafe137112011-01-19 03:05:26 -060044#define CONFIG_TSECV2
Kumar Galafe137112011-01-19 03:05:26 -060045
York Sun2f924be2016-11-18 10:59:02 -080046#elif defined(CONFIG_ARCH_P1021)
Kumar Galafe137112011-01-19 03:05:26 -060047#define CONFIG_TSECV2
Haiying Wang8cb2af72011-02-11 01:25:30 -060048#define QE_MURAM_SIZE 0x6000UL
49#define MAX_QE_RISC 1
50#define QE_NUM_OF_SNUM 28
Kumar Galafe137112011-01-19 03:05:26 -060051
York Sunfeeaae22016-11-16 15:45:31 -080052#elif defined(CONFIG_ARCH_P1023)
Roy Zang1de20b02011-02-03 22:14:19 -060053#define CONFIG_SYS_NUM_FMAN 1
54#define CONFIG_SYS_NUM_FM1_DTSEC 2
Roy Zang1de20b02011-02-03 22:14:19 -060055#define CONFIG_SYS_QMAN_NUM_PORTALS 3
56#define CONFIG_SYS_BMAN_NUM_PORTALS 3
Kumar Galad80dfe42011-02-04 00:43:34 -060057#define CONFIG_SYS_FM_MURAM_SIZE 0x10000
Kumar Gala179b1b22011-05-20 00:39:21 -050058#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
Roy Zang1de20b02011-02-03 22:14:19 -060059
Kumar Galae4e69252011-02-05 13:45:07 -060060/* P1024 is lower end variant of P1020 */
York Sun76780b22016-11-18 11:00:57 -080061#elif defined(CONFIG_ARCH_P1024)
Kumar Galae4e69252011-02-05 13:45:07 -060062#define CONFIG_TSECV2
Kumar Galae4e69252011-02-05 13:45:07 -060063
64/* P1025 is lower end variant of P1021 */
York Sun0f577972016-11-18 11:05:38 -080065#elif defined(CONFIG_ARCH_P1025)
Kumar Galae4e69252011-02-05 13:45:07 -060066#define CONFIG_TSECV2
Haiying Wang8cb2af72011-02-11 01:25:30 -060067#define QE_MURAM_SIZE 0x6000UL
68#define MAX_QE_RISC 1
69#define QE_NUM_OF_SNUM 28
Kumar Galae4e69252011-02-05 13:45:07 -060070
York Sun4b08dd72016-11-18 11:08:43 -080071#elif defined(CONFIG_ARCH_P2020)
Liu Gang78deaa12012-03-08 00:33:14 +000072#define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
73#define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
74#define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
75#define CONFIG_SYS_FSL_RMU
76#define CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM 2
York Sun99825792014-05-23 13:15:00 -070077
York Sun5786fca2016-11-18 11:15:21 -080078#elif defined(CONFIG_ARCH_P2041) /* also supports P2040 */
York Sun544f8812013-06-25 11:37:39 -070079#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
Kumar Gala3842bb52011-02-16 02:03:29 -060080#define CONFIG_SYS_FSL_NUM_CC_PLLS 2
Kumar Gala619541b2011-05-13 01:16:07 -050081#define CONFIG_SYS_NUM_FMAN 1
82#define CONFIG_SYS_NUM_FM1_DTSEC 5
83#define CONFIG_SYS_NUM_FM1_10GEC 1
Kumar Gala619541b2011-05-13 01:16:07 -050084#define CONFIG_SYS_FM_MURAM_SIZE 0x28000
85#define CONFIG_SYS_FSL_TBCLK_DIV 32
86#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
87#define CONFIG_SYS_FSL_USB1_PHY_ENABLE
88#define CONFIG_SYS_FSL_USB2_PHY_ENABLE
Kumar Galaa49034f2011-04-13 00:19:10 -050089#define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
Liu Gang78deaa12012-03-08 00:33:14 +000090#define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
91#define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
92#define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
Scott Wood80806962012-08-14 10:14:53 +000093#define CONFIG_SYS_FSL_CORENET_SNOOPVEC_COREONLY 0xf0000000
Kumar Gala619541b2011-05-13 01:16:07 -050094
York Sundf70d062016-11-18 11:20:40 -080095#elif defined(CONFIG_ARCH_P3041)
York Sun544f8812013-06-25 11:37:39 -070096#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
Kumar Gala3842bb52011-02-16 02:03:29 -060097#define CONFIG_SYS_FSL_NUM_CC_PLLS 2
Kumar Gala60d95d82011-01-25 12:42:32 -060098#define CONFIG_SYS_NUM_FMAN 1
99#define CONFIG_SYS_NUM_FM1_DTSEC 5
100#define CONFIG_SYS_NUM_FM1_10GEC 1
Kumar Galad80dfe42011-02-04 00:43:34 -0600101#define CONFIG_SYS_FM_MURAM_SIZE 0x28000
Kumar Galaf4fb90f2011-02-18 05:40:54 -0600102#define CONFIG_SYS_FSL_TBCLK_DIV 32
Kumar Gala179b1b22011-05-20 00:39:21 -0500103#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
Roy Zang6d6a0e12011-04-13 00:08:51 -0500104#define CONFIG_SYS_FSL_USB1_PHY_ENABLE
105#define CONFIG_SYS_FSL_USB2_PHY_ENABLE
Kumar Galaa49034f2011-04-13 00:19:10 -0500106#define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
Liu Gang78deaa12012-03-08 00:33:14 +0000107#define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
108#define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
109#define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
Scott Wood80806962012-08-14 10:14:53 +0000110#define CONFIG_SYS_FSL_CORENET_SNOOPVEC_COREONLY 0xf0000000
Kumar Galafe137112011-01-19 03:05:26 -0600111
York Sun84be8a92016-11-18 11:24:40 -0800112#elif defined(CONFIG_ARCH_P4080) /* also supports P4040 */
York Sun544f8812013-06-25 11:37:39 -0700113#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
Kumar Gala3842bb52011-02-16 02:03:29 -0600114#define CONFIG_SYS_FSL_NUM_CC_PLLS 4
Kumar Galafe137112011-01-19 03:05:26 -0600115#define CONFIG_SYS_NUM_FMAN 2
116#define CONFIG_SYS_NUM_FM1_DTSEC 4
117#define CONFIG_SYS_NUM_FM2_DTSEC 4
118#define CONFIG_SYS_NUM_FM1_10GEC 1
119#define CONFIG_SYS_NUM_FM2_10GEC 1
Kumar Galad80dfe42011-02-04 00:43:34 -0600120#define CONFIG_SYS_FM_MURAM_SIZE 0x28000
Kumar Galaf4fb90f2011-02-18 05:40:54 -0600121#define CONFIG_SYS_FSL_TBCLK_DIV 16
Kumar Gala179b1b22011-05-20 00:39:21 -0500122#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,p4080-pcie"
Liu Gang78deaa12012-03-08 00:33:14 +0000123#define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
124#define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
125#define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
126#define CONFIG_SYS_FSL_RMU
127#define CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM 2
Scott Wood80806962012-08-14 10:14:53 +0000128#define CONFIG_SYS_FSL_CORENET_SNOOPVEC_COREONLY 0xff000000
Kumar Galafe137112011-01-19 03:05:26 -0600129
York Suna3c5b662016-11-18 11:39:36 -0800130#elif defined(CONFIG_ARCH_P5040)
York Sun544f8812013-06-25 11:37:39 -0700131#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
Timur Tabid5e13882012-10-05 11:09:19 +0000132#define CONFIG_SYS_FSL_NUM_CC_PLLS 3
Timur Tabid5e13882012-10-05 11:09:19 +0000133#define CONFIG_SYS_NUM_FMAN 2
134#define CONFIG_SYS_NUM_FM1_DTSEC 5
135#define CONFIG_SYS_NUM_FM1_10GEC 1
136#define CONFIG_SYS_NUM_FM2_DTSEC 5
137#define CONFIG_SYS_NUM_FM2_10GEC 1
Timur Tabid5e13882012-10-05 11:09:19 +0000138#define CONFIG_SYS_FM_MURAM_SIZE 0x28000
139#define CONFIG_SYS_FSL_TBCLK_DIV 16
140#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.4"
Timur Tabid5e13882012-10-05 11:09:19 +0000141#define CONFIG_SYS_FSL_USB1_PHY_ENABLE
142#define CONFIG_SYS_FSL_USB2_PHY_ENABLE
143#define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
Timur Tabid5e13882012-10-05 11:09:19 +0000144#define CONFIG_SYS_FSL_CORENET_SNOOPVEC_COREONLY 0xf0000000
145
York Suna80bdf72016-11-15 14:09:50 -0800146#elif defined(CONFIG_ARCH_BSC9131)
Prabhakar Kushwahabeebb882012-04-24 20:16:49 +0000147#define CONFIG_FSL_SDHC_V2_3
Prabhakar Kushwahabeebb882012-04-24 20:16:49 +0000148#define CONFIG_TSECV2
Priyanka Jainf81e8b22013-04-04 09:31:54 +0530149#define CONFIG_SYS_FSL_DSP_M2_RAM_ADDR 0xb0000000
150#define CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT 0xff600000
Mingkai Hu6f024c92013-05-16 10:18:13 +0800151#define CONFIG_SYS_FSL_IFC_BANK_COUNT 3
Haijun.Zhang22e3c422014-01-10 13:52:19 +0800152#define CONFIG_ESDHC_HC_BLK_ADDR
Prabhakar Kushwahabeebb882012-04-24 20:16:49 +0000153
York Suna80bdf72016-11-15 14:09:50 -0800154#elif defined(CONFIG_ARCH_BSC9132)
Prabhakar Kushwaha92543c22013-01-23 17:59:57 +0000155#define CONFIG_FSL_SDHC_V2_3
Prabhakar Kushwaha92543c22013-01-23 17:59:57 +0000156#define CONFIG_TSECV2
Priyanka Jainc73b9032013-07-02 09:21:04 +0530157#define CONFIG_SYS_FSL_DSP_DDR_ADDR 0x40000000
158#define CONFIG_SYS_FSL_DSP_M2_RAM_ADDR 0xb0000000
159#define CONFIG_SYS_FSL_DSP_M3_RAM_ADDR 0xc0000000
160#define CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT 0xff600000
York Sun84fa67e2013-04-18 19:31:01 -0700161#define CONFIG_SYS_FSL_IFC_BANK_COUNT 3
Prabhakar Kushwaha92543c22013-01-23 17:59:57 +0000162#define CONFIG_SYS_FSL_ESDHC_P1010_BROKEN_SDCLK
163#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
Haijun.Zhang22e3c422014-01-10 13:52:19 +0800164#define CONFIG_ESDHC_HC_BLK_ADDR
Prabhakar Kushwaha92543c22013-01-23 17:59:57 +0000165
Tom Rinia7ffa3d2021-05-23 10:58:05 -0400166#elif defined(CONFIG_ARCH_T4240)
York Sun9941a222012-10-08 07:44:19 +0000167#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
York Sunaa150bb2013-03-25 07:40:07 +0000168#define CONFIG_SYS_FSL_CORES_PER_CLUSTER 4
York Sun9941a222012-10-08 07:44:19 +0000169#define CONFIG_SYS_FSL_QMAN_V3 /* QMAN version 3 */
York Sun0fad3262016-11-21 13:35:41 -0800170#ifdef CONFIG_ARCH_T4240
Prabhakar Kushwaha7e8382f2013-09-03 11:20:15 +0530171#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 4 }
York Sun9941a222012-10-08 07:44:19 +0000172#define CONFIG_SYS_NUM_FM1_DTSEC 8
173#define CONFIG_SYS_NUM_FM1_10GEC 2
174#define CONFIG_SYS_NUM_FM2_DTSEC 8
175#define CONFIG_SYS_NUM_FM2_10GEC 2
York Sun64fd08b2013-03-25 07:40:05 +0000176#else
Shengzhou Liu26ed2d02014-04-25 16:31:22 +0800177#define CONFIG_SYS_NUM_FM1_DTSEC 6
York Sun64fd08b2013-03-25 07:40:05 +0000178#define CONFIG_SYS_NUM_FM1_10GEC 1
Shengzhou Liu26ed2d02014-04-25 16:31:22 +0800179#define CONFIG_SYS_NUM_FM2_DTSEC 8
York Sun64fd08b2013-03-25 07:40:05 +0000180#define CONFIG_SYS_NUM_FM2_10GEC 1
York Sun64fd08b2013-03-25 07:40:05 +0000181#endif
York Sunfb5137a2013-03-25 07:33:29 +0000182#define CONFIG_SYS_FSL_NUM_CC_PLLS 5
Prabhakar Kushwaha873e9f02013-07-31 16:56:41 +0530183#define CONFIG_SYS_FSL_SRDS_1
184#define CONFIG_SYS_FSL_SRDS_2
York Sunfb5137a2013-03-25 07:33:29 +0000185#define CONFIG_SYS_FSL_SRDS_3
186#define CONFIG_SYS_FSL_SRDS_4
York Sunfb5137a2013-03-25 07:33:29 +0000187#define CONFIG_SYS_NUM_FMAN 2
Prabhakar Kushwaha7e8382f2013-09-03 11:20:15 +0530188#define CONFIG_SYS_PME_CLK 0
Mingkai Hu6f024c92013-05-16 10:18:13 +0800189#define CONFIG_SYS_FSL_IFC_BANK_COUNT 8
York Sunfb5137a2013-03-25 07:33:29 +0000190#define CONFIG_SYS_FMAN_V3
Prabhakar Kushwaha7e8382f2013-09-03 11:20:15 +0530191#define CONFIG_SYS_FM1_CLK 3
192#define CONFIG_SYS_FM2_CLK 3
York Sunfb5137a2013-03-25 07:33:29 +0000193#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
194#define CONFIG_SYS_FSL_TBCLK_DIV 16
195#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v3.0"
196#define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
197#define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
198#define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
Liu Gangd5eca7e2013-06-25 18:12:14 +0800199#define CONFIG_SYS_FSL_SRIO_LIODN
York Sunfb5137a2013-03-25 07:33:29 +0000200#define CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE
201#define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
Shaveta Leekha7c0f5e82014-05-28 14:18:55 +0530202#define CONFIG_SYS_FSL_SFP_VER_3_0
York Sunfb5137a2013-03-25 07:33:29 +0000203#define CONFIG_SYS_FSL_PCI_VER_3_X
204
York Sunfda566d2016-11-18 11:56:57 -0800205#elif defined(CONFIG_ARCH_B4860) || defined(CONFIG_ARCH_B4420)
Poonam Aggrwal248865e2012-12-23 19:24:16 +0000206#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
Poonam Aggrwal248865e2012-12-23 19:24:16 +0000207#define CONFIG_SYS_FSL_QMAN_V3 /* QMAN version 3 */
Prabhakar Kushwaha873e9f02013-07-31 16:56:41 +0530208#define CONFIG_SYS_FSL_SRDS_1
209#define CONFIG_SYS_FSL_SRDS_2
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530210#define CONFIG_SYS_FSL_NUM_CC_PLLS 5
Poonam Aggrwal248865e2012-12-23 19:24:16 +0000211#define CONFIG_SYS_NUM_FMAN 1
Prabhakar Kushwaha7e8382f2013-09-03 11:20:15 +0530212#define CONFIG_SYS_FM1_CLK 0
Mingkai Hu6f024c92013-05-16 10:18:13 +0800213#define CONFIG_SYS_FSL_IFC_BANK_COUNT 4
Poonam Aggrwal248865e2012-12-23 19:24:16 +0000214#define CONFIG_SYS_FMAN_V3
215#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
216#define CONFIG_SYS_FSL_TBCLK_DIV 16
217#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.4"
218#define CONFIG_SYS_FSL_USB1_PHY_ENABLE
Shaveta Leekha7c0f5e82014-05-28 14:18:55 +0530219#define CONFIG_SYS_FSL_SFP_VER_3_0
Poonam Aggrwal248865e2012-12-23 19:24:16 +0000220
York Sun68eaa9a2016-11-18 11:44:43 -0800221#ifdef CONFIG_ARCH_B4860
York Sunaa150bb2013-03-25 07:40:07 +0000222#define CONFIG_SYS_FSL_CORES_PER_CLUSTER 4
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530223#define CONFIG_MAX_DSP_CPUS 12
224#define CONFIG_NUM_DSP_CPUS 6
Shaveta Leekha0dda3982014-02-26 16:07:37 +0530225#define CONFIG_SYS_FSL_SRDS_NUM_PLLS 2
Prabhakar Kushwaha7e8382f2013-09-03 11:20:15 +0530226#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 4, 4, 4 }
York Sunbcf7b3d2012-10-08 07:44:20 +0000227#define CONFIG_SYS_NUM_FM1_DTSEC 6
228#define CONFIG_SYS_NUM_FM1_10GEC 2
York Sunbcf7b3d2012-10-08 07:44:20 +0000229#define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
230#define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
231#define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
Liu Gangbc6486a2013-06-25 18:12:13 +0800232#define CONFIG_SYS_FSL_SRIO_LIODN
Poonam Aggrwal525ab512013-03-25 07:40:20 +0000233#else
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530234#define CONFIG_MAX_DSP_CPUS 2
Shaveta Leekha0dda3982014-02-26 16:07:37 +0530235#define CONFIG_SYS_FSL_SRDS_NUM_PLLS 1
Poonam Aggrwal525ab512013-03-25 07:40:20 +0000236#define CONFIG_SYS_FSL_CORES_PER_CLUSTER 2
Prabhakar Kushwaha7e8382f2013-09-03 11:20:15 +0530237#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 4 }
Poonam Aggrwal525ab512013-03-25 07:40:20 +0000238#define CONFIG_SYS_NUM_FM1_DTSEC 4
239#define CONFIG_SYS_NUM_FM1_10GEC 0
Poonam Aggrwal525ab512013-03-25 07:40:20 +0000240#endif
York Sunbcf7b3d2012-10-08 07:44:20 +0000241
York Sund7dd06c2016-12-28 08:43:32 -0800242#elif defined(CONFIG_ARCH_T1040) || defined(CONFIG_ARCH_T1042)
York Sun46571362013-03-25 07:40:06 +0000243#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
York Sunaa150bb2013-03-25 07:40:07 +0000244#define CONFIG_SYS_FSL_CORES_PER_CLUSTER 1
York Sun46571362013-03-25 07:40:06 +0000245#define CONFIG_SYS_FSL_QMAN_V3 /* QMAN version 3 */
Prabhakar Kushwaha78512532013-09-03 11:19:54 +0530246#define CONFIG_SYS_FSL_NUM_CC_PLLS 2
Prabhakar Kushwaha7e8382f2013-09-03 11:20:15 +0530247#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 1, 1 }
Prabhakar Kushwaha78512532013-09-03 11:19:54 +0530248#define CONFIG_SYS_FSL_SRDS_1
York Sun46571362013-03-25 07:40:06 +0000249#define CONFIG_SYS_NUM_FMAN 1
250#define CONFIG_SYS_NUM_FM1_DTSEC 5
Prabhakar Kushwaha7e8382f2013-09-03 11:20:15 +0530251#define CONFIG_PME_PLAT_CLK_DIV 2
252#define CONFIG_SYS_PME_CLK CONFIG_PME_PLAT_CLK_DIV
Prabhakar Kushwaha78512532013-09-03 11:19:54 +0530253#define CONFIG_SYS_FSL_IFC_BANK_COUNT 8
York Sun46571362013-03-25 07:40:06 +0000254#define CONFIG_SYS_FMAN_V3
Prabhakar Kushwaha7e8382f2013-09-03 11:20:15 +0530255#define CONFIG_FM_PLAT_CLK_DIV 1
256#define CONFIG_SYS_FM1_CLK CONFIG_FM_PLAT_CLK_DIV
Prabhakar Kushwaha78512532013-09-03 11:19:54 +0530257#define CONFIG_SYS_FM_MURAM_SIZE 0x30000
Priyanka Jaine9dcaa82013-12-17 14:25:52 +0530258#define CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
Prabhakar Kushwahae6066b02013-12-11 12:49:13 +0530259#define CONFIG_SYS_FSL_TBCLK_DIV 16
York Sun46571362013-03-25 07:40:06 +0000260#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.4"
Nikhil Badola63fcdc62014-01-27 15:21:58 +0530261#define CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE
York Sun46571362013-03-25 07:40:06 +0000262#define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
Haijun.Zhangedeb83a2014-03-18 17:04:23 +0800263#define ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
Zhao Qiangb818ba22014-03-21 16:21:45 +0800264#define QE_MURAM_SIZE 0x6000UL
265#define MAX_QE_RISC 1
266#define QE_NUM_OF_SNUM 28
gaurav ranaabfd4482015-03-26 15:52:47 +0530267#define CONFIG_SYS_FSL_SFP_VER_3_0
York Sun46571362013-03-25 07:40:06 +0000268
Tom Rinib4e60262021-05-14 21:34:22 -0400269#elif defined(CONFIG_ARCH_T1024)
Shengzhou Liue6fb7702014-11-24 17:11:54 +0800270#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
Shengzhou Liue6fb7702014-11-24 17:11:54 +0800271#define CONFIG_SYS_FSL_CORES_PER_CLUSTER 1
272#define CONFIG_SYS_FSL_QMAN_V3 /* QMAN version 3 */
273#define CONFIG_SYS_FMAN_V3
Shengzhou Liue6fb7702014-11-24 17:11:54 +0800274#define CONFIG_SYS_FSL_NUM_CC_PLL 2
275#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 1, 1 }
Shengzhou Liue6fb7702014-11-24 17:11:54 +0800276#define CONFIG_SYS_FSL_SRDS_1
Shengzhou Liue6fb7702014-11-24 17:11:54 +0800277#define CONFIG_SYS_NUM_FMAN 1
278#define CONFIG_SYS_NUM_FM1_DTSEC 4
279#define CONFIG_SYS_NUM_FM1_10GEC 1
Shengzhou Liua1ccdff2014-11-24 17:11:57 +0800280#define CONFIG_FSL_FM_10GEC_REGULAR_NOTATION
Shengzhou Liue6fb7702014-11-24 17:11:54 +0800281#define CONFIG_SYS_FSL_IFC_BANK_COUNT 8
282#define CONFIG_SYS_FM1_CLK 0
283#define CONFIG_QBMAN_CLK_DIV 1
284#define CONFIG_SYS_FM_MURAM_SIZE 0x30000
285#define CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
286#define CONFIG_SYS_FSL_TBCLK_DIV 16
287#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.4"
288#define CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE
289#define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
Shengzhou Liue6fb7702014-11-24 17:11:54 +0800290#define ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
291#define QE_MURAM_SIZE 0x6000UL
292#define MAX_QE_RISC 1
293#define QE_NUM_OF_SNUM 28
294#define CONFIG_SYS_FSL_SFP_VER_3_0
295
Tom Rini3ec582b2021-02-20 20:06:21 -0500296#elif defined(CONFIG_ARCH_T2080)
Shengzhou Liuf305cd22013-11-22 17:39:10 +0800297#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
Shengzhou Liuf305cd22013-11-22 17:39:10 +0800298#define CONFIG_SYS_FSL_CORES_PER_CLUSTER 4
299#define CONFIG_SYS_FSL_NUM_CC_PLLS 2
300#define CONFIG_SYS_FSL_QMAN_V3
Shengzhou Liuf305cd22013-11-22 17:39:10 +0800301#define CONFIG_SYS_NUM_FMAN 1
302#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 4, 4, 4 }
303#define CONFIG_SYS_FSL_SRDS_1
304#define CONFIG_SYS_FSL_PCI_VER_3_X
York Sune20c6852016-11-21 12:54:19 -0800305#if defined(CONFIG_ARCH_T2080)
Shengzhou Liuf305cd22013-11-22 17:39:10 +0800306#define CONFIG_SYS_NUM_FM1_DTSEC 8
307#define CONFIG_SYS_NUM_FM1_10GEC 4
308#define CONFIG_SYS_FSL_SRDS_2
309#define CONFIG_SYS_FSL_SRIO_LIODN
310#define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
311#define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
312#define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
Shengzhou Liuf305cd22013-11-22 17:39:10 +0800313#endif
Shengzhou Liuf305cd22013-11-22 17:39:10 +0800314#define CONFIG_PME_PLAT_CLK_DIV 1
315#define CONFIG_SYS_PME_CLK CONFIG_PME_PLAT_CLK_DIV
316#define CONFIG_SYS_FM1_CLK 0
Shengzhou Liuf305cd22013-11-22 17:39:10 +0800317#define CONFIG_SYS_FSL_IFC_BANK_COUNT 8
318#define CONFIG_SYS_FMAN_V3
319#define CONFIG_SYS_FM_MURAM_SIZE 0x28000
320#define CONFIG_SYS_FSL_TBCLK_DIV 16
321#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v3.0"
322#define CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE
323#define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
Shengzhou Liuf305cd22013-11-22 17:39:10 +0800324#define CONFIG_SYS_FSL_SFP_VER_3_0
325#define CONFIG_SYS_FSL_ISBC_VER 2
Haijun.Zhangedeb83a2014-03-18 17:04:23 +0800326#define ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
Shaveta Leekha7c0f5e82014-05-28 14:18:55 +0530327#define CONFIG_SYS_FSL_SFP_VER_3_0
Haijun.Zhangedeb83a2014-03-18 17:04:23 +0800328
Shengzhou Liuf305cd22013-11-22 17:39:10 +0800329
York Sun4119aee2016-11-15 18:44:22 -0800330#elif defined(CONFIG_ARCH_C29X)
Mingkai Hu1a258072013-07-04 17:30:36 +0800331#define CONFIG_FSL_SDHC_V2_3
Mingkai Hu1a258072013-07-04 17:30:36 +0800332#define CONFIG_TSECV2_1
Mingkai Hu1a258072013-07-04 17:30:36 +0800333#define CONFIG_SYS_FSL_IFC_BANK_COUNT 8
Alex Porosanub4848d02016-04-29 15:17:59 +0300334#define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 3
335#define CONFIG_SYS_FSL_SEC_IDX_OFFSET 0x20000
Mingkai Hu1a258072013-07-04 17:30:36 +0800336
Kumar Galafe137112011-01-19 03:05:26 -0600337#endif
338
York Sun4119aee2016-11-15 18:44:22 -0800339#if !defined(CONFIG_ARCH_C29X)
Alex Porosanub4848d02016-04-29 15:17:59 +0300340#define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
341#endif
342
Kumar Galafe137112011-01-19 03:05:26 -0600343#endif /* _ASM_MPC85xx_CONFIG_H_ */