blob: 31875ff3d83cf8d329e503319a08ae44db08834d [file] [log] [blame]
Soby Mathew991d42c2015-06-29 16:30:12 +01001/*
Govindraj Rajaeee28e72023-08-01 15:52:40 -05002 * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved.
Soby Mathew991d42c2015-06-29 16:30:12 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Soby Mathew991d42c2015-06-29 16:30:12 +01005 */
6
Soby Mathew991d42c2015-06-29 16:30:12 +01007#include <assert.h>
Soby Mathew991d42c2015-06-29 16:30:12 +01008#include <stddef.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009
10#include <arch.h>
11#include <arch_helpers.h>
12#include <common/bl_common.h>
13#include <common/debug.h>
14#include <lib/el3_runtime/context_mgmt.h>
15#include <lib/el3_runtime/pubsub_events.h>
16#include <plat/common/platform.h>
17
Soby Mathew991d42c2015-06-29 16:30:12 +010018#include "psci_private.h"
19
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +010020/*
21 * Helper functions for the CPU level spinlocks
22 */
Deepika Bhavnani4287c0c2019-12-13 10:23:18 -060023static inline void psci_spin_lock_cpu(unsigned int idx)
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +010024{
25 spin_lock(&psci_cpu_pd_nodes[idx].cpu_lock);
26}
27
Deepika Bhavnani4287c0c2019-12-13 10:23:18 -060028static inline void psci_spin_unlock_cpu(unsigned int idx)
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +010029{
30 spin_unlock(&psci_cpu_pd_nodes[idx].cpu_lock);
31}
32
Soby Mathew991d42c2015-06-29 16:30:12 +010033/*******************************************************************************
34 * This function checks whether a cpu which has been requested to be turned on
35 * is OFF to begin with.
36 ******************************************************************************/
Soby Mathew85dbf5a2015-04-07 12:16:56 +010037static int cpu_on_validate_state(aff_info_state_t aff_state)
Soby Mathew991d42c2015-06-29 16:30:12 +010038{
Soby Mathew85dbf5a2015-04-07 12:16:56 +010039 if (aff_state == AFF_STATE_ON)
Soby Mathew991d42c2015-06-29 16:30:12 +010040 return PSCI_E_ALREADY_ON;
41
Soby Mathew85dbf5a2015-04-07 12:16:56 +010042 if (aff_state == AFF_STATE_ON_PENDING)
Soby Mathew991d42c2015-06-29 16:30:12 +010043 return PSCI_E_ON_PENDING;
44
Soby Mathew85dbf5a2015-04-07 12:16:56 +010045 assert(aff_state == AFF_STATE_OFF);
Soby Mathew991d42c2015-06-29 16:30:12 +010046 return PSCI_E_SUCCESS;
47}
48
49/*******************************************************************************
Soby Mathew991d42c2015-06-29 16:30:12 +010050 * Generic handler which is called to physically power on a cpu identified by
Soby Mathew6b8b3022015-06-30 11:00:24 +010051 * its mpidr. It performs the generic, architectural, platform setup and state
52 * management to power on the target cpu e.g. it will ensure that
53 * enough information is stashed for it to resume execution in the non-secure
54 * security state.
Soby Mathew991d42c2015-06-29 16:30:12 +010055 *
Soby Mathew3a9e8bf2015-05-05 16:33:16 +010056 * The state of all the relevant power domains are changed after calling the
Soby Mathew6b8b3022015-06-30 11:00:24 +010057 * platform handler as it can return error.
Soby Mathew991d42c2015-06-29 16:30:12 +010058 ******************************************************************************/
Soby Mathew011ca182015-07-29 17:05:03 +010059int psci_cpu_on_start(u_register_t target_cpu,
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +010060 const entry_point_info_t *ep)
Soby Mathew991d42c2015-06-29 16:30:12 +010061{
62 int rc;
Soby Mathewca370502016-01-26 11:47:53 +000063 aff_info_state_t target_aff_state;
Deepika Bhavnani4287c0c2019-12-13 10:23:18 -060064 int ret = plat_core_pos_by_mpidr(target_cpu);
Olivier Deprez764b1ad2023-04-11 10:00:21 +020065 unsigned int target_idx;
Soby Mathew991d42c2015-06-29 16:30:12 +010066
Sandrine Bailleux6181acb2016-04-22 13:00:19 +010067 /* Calling function must supply valid input arguments */
Andre Przywara98c0b9a2023-04-27 13:46:41 +010068 assert(ret >= 0);
69 assert((unsigned int)ret < PLATFORM_CORE_COUNT);
Sandrine Bailleux6181acb2016-04-22 13:00:19 +010070 assert(ep != NULL);
71
Olivier Deprez764b1ad2023-04-11 10:00:21 +020072 target_idx = (unsigned int)ret;
Deepika Bhavnani4287c0c2019-12-13 10:23:18 -060073
Soby Mathew991d42c2015-06-29 16:30:12 +010074 /*
75 * This function must only be called on platforms where the
76 * CPU_ON platform hooks have been implemented.
77 */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +010078 assert((psci_plat_pm_ops->pwr_domain_on != NULL) &&
79 (psci_plat_pm_ops->pwr_domain_on_finish != NULL));
Soby Mathew991d42c2015-06-29 16:30:12 +010080
Soby Mathew9d754f62015-04-08 17:42:06 +010081 /* Protect against multiple CPUs trying to turn ON the same target CPU */
82 psci_spin_lock_cpu(target_idx);
Soby Mathew991d42c2015-06-29 16:30:12 +010083
84 /*
Soby Mathew991d42c2015-06-29 16:30:12 +010085 * Generic management: Ensure that the cpu is off to be
86 * turned on.
David Cunado06adba22017-07-19 12:14:07 +010087 * Perform cache maintanence ahead of reading the target CPU state to
88 * ensure that the data is not stale.
89 * There is a theoretical edge case where the cache may contain stale
90 * data for the target CPU data - this can occur under the following
91 * conditions:
92 * - the target CPU is in another cluster from the current
93 * - the target CPU was the last CPU to shutdown on its cluster
94 * - the cluster was removed from coherency as part of the CPU shutdown
95 *
96 * In this case the cache maintenace that was performed as part of the
97 * target CPUs shutdown was not seen by the current CPU's cluster. And
98 * so the cache may contain stale data for the target CPU.
Soby Mathew991d42c2015-06-29 16:30:12 +010099 */
Deepika Bhavnani4287c0c2019-12-13 10:23:18 -0600100 flush_cpu_data_by_index(target_idx,
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100101 psci_svc_cpu_data.aff_info_state);
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100102 rc = cpu_on_validate_state(psci_get_aff_info_state_by_idx(target_idx));
Soby Mathew991d42c2015-06-29 16:30:12 +0100103 if (rc != PSCI_E_SUCCESS)
104 goto exit;
105
106 /*
107 * Call the cpu on handler registered by the Secure Payload Dispatcher
108 * to let it do any bookeeping. If the handler encounters an error, it's
109 * expected to assert within
110 */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100111 if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_on != NULL))
Soby Mathew991d42c2015-06-29 16:30:12 +0100112 psci_spd_pm->svc_on(target_cpu);
113
114 /*
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100115 * Set the Affinity info state of the target cpu to ON_PENDING.
Soby Mathewca370502016-01-26 11:47:53 +0000116 * Flush aff_info_state as it will be accessed with caches
117 * turned OFF.
Soby Mathew991d42c2015-06-29 16:30:12 +0100118 */
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100119 psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_ON_PENDING);
Deepika Bhavnani4287c0c2019-12-13 10:23:18 -0600120 flush_cpu_data_by_index(target_idx,
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100121 psci_svc_cpu_data.aff_info_state);
Soby Mathewca370502016-01-26 11:47:53 +0000122
123 /*
124 * The cache line invalidation by the target CPU after setting the
125 * state to OFF (see psci_do_cpu_off()), could cause the update to
126 * aff_info_state to be invalidated. Retry the update if the target
127 * CPU aff_info_state is not ON_PENDING.
128 */
129 target_aff_state = psci_get_aff_info_state_by_idx(target_idx);
130 if (target_aff_state != AFF_STATE_ON_PENDING) {
131 assert(target_aff_state == AFF_STATE_OFF);
132 psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_ON_PENDING);
Deepika Bhavnani4287c0c2019-12-13 10:23:18 -0600133 flush_cpu_data_by_index(target_idx,
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100134 psci_svc_cpu_data.aff_info_state);
Soby Mathewca370502016-01-26 11:47:53 +0000135
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100136 assert(psci_get_aff_info_state_by_idx(target_idx) ==
137 AFF_STATE_ON_PENDING);
Soby Mathewca370502016-01-26 11:47:53 +0000138 }
Soby Mathew6b8b3022015-06-30 11:00:24 +0100139
140 /*
141 * Perform generic, architecture and platform specific handling.
142 */
Soby Mathew6b8b3022015-06-30 11:00:24 +0100143 /*
144 * Plat. management: Give the platform the current state
145 * of the target cpu to allow it to perform the necessary
146 * steps to power on.
147 */
Soby Mathew011ca182015-07-29 17:05:03 +0100148 rc = psci_plat_pm_ops->pwr_domain_on(target_cpu);
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100149 assert((rc == PSCI_E_SUCCESS) || (rc == PSCI_E_INTERN_FAIL));
Soby Mathew991d42c2015-06-29 16:30:12 +0100150
151 if (rc == PSCI_E_SUCCESS)
152 /* Store the re-entry information for the non-secure world. */
Deepika Bhavnani4287c0c2019-12-13 10:23:18 -0600153 cm_init_context_by_index(target_idx, ep);
Soby Mathewca370502016-01-26 11:47:53 +0000154 else {
Soby Mathew991d42c2015-06-29 16:30:12 +0100155 /* Restore the state on error. */
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100156 psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_OFF);
Deepika Bhavnani4287c0c2019-12-13 10:23:18 -0600157 flush_cpu_data_by_index(target_idx,
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100158 psci_svc_cpu_data.aff_info_state);
Soby Mathewca370502016-01-26 11:47:53 +0000159 }
Soby Mathewb0082d22015-04-09 13:40:55 +0100160
Soby Mathew991d42c2015-06-29 16:30:12 +0100161exit:
Soby Mathew9d754f62015-04-08 17:42:06 +0100162 psci_spin_unlock_cpu(target_idx);
Soby Mathew991d42c2015-06-29 16:30:12 +0100163 return rc;
164}
165
166/*******************************************************************************
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100167 * The following function finish an earlier power on request. They
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100168 * are called by the common finisher routine in psci_common.c. The `state_info`
169 * is the psci_power_state from which this CPU has woken up from.
Soby Mathew991d42c2015-06-29 16:30:12 +0100170 ******************************************************************************/
Deepika Bhavnani4287c0c2019-12-13 10:23:18 -0600171void psci_cpu_on_finish(unsigned int cpu_idx, const psci_power_state_t *state_info)
Soby Mathew991d42c2015-06-29 16:30:12 +0100172{
Soby Mathew991d42c2015-06-29 16:30:12 +0100173 /*
174 * Plat. management: Perform the platform specific actions
175 * for this cpu e.g. enabling the gic or zeroing the mailbox
176 * register. The actual state of this cpu has already been
177 * changed.
178 */
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100179 psci_plat_pm_ops->pwr_domain_on_finish(state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +0100180
Soby Mathew043fe9c2017-04-10 22:35:42 +0100181#if !(HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
Soby Mathew991d42c2015-06-29 16:30:12 +0100182 /*
183 * Arch. management: Enable data cache and manage stack memory
184 */
185 psci_do_pwrup_cache_maintenance();
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +0000186#endif
Soby Mathew991d42c2015-06-29 16:30:12 +0100187
188 /*
Madhukar Pappireddy33bd5142019-08-12 18:31:33 -0500189 * Plat. management: Perform any platform specific actions which
190 * can only be done with the cpu and the cluster guaranteed to
191 * be coherent.
192 */
193 if (psci_plat_pm_ops->pwr_domain_on_finish_late != NULL)
194 psci_plat_pm_ops->pwr_domain_on_finish_late(state_info);
195
196 /*
Soby Mathew991d42c2015-06-29 16:30:12 +0100197 * All the platform specific actions for turning this cpu
198 * on have completed. Perform enough arch.initialization
199 * to run in the non-secure address space.
200 */
Soby Mathewd0194872016-04-29 19:01:30 +0100201 psci_arch_setup();
Soby Mathew991d42c2015-06-29 16:30:12 +0100202
203 /*
Soby Mathew9d754f62015-04-08 17:42:06 +0100204 * Lock the CPU spin lock to make sure that the context initialization
205 * is done. Since the lock is only used in this function to create
206 * a synchronization point with cpu_on_start(), it can be released
207 * immediately.
208 */
209 psci_spin_lock_cpu(cpu_idx);
210 psci_spin_unlock_cpu(cpu_idx);
211
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100212 /* Ensure we have been explicitly woken up by another cpu */
213 assert(psci_get_aff_info_state() == AFF_STATE_ON_PENDING);
214
Soby Mathew9d754f62015-04-08 17:42:06 +0100215 /*
Soby Mathew991d42c2015-06-29 16:30:12 +0100216 * Call the cpu on finish handler registered by the Secure Payload
217 * Dispatcher to let it do any bookeeping. If the handler encounters an
218 * error, it's expected to assert within
219 */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100220 if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_on_finish != NULL))
Soby Mathew991d42c2015-06-29 16:30:12 +0100221 psci_spd_pm->svc_on_finish(0);
222
Jeenu Viswambharan55e56a92017-09-22 08:32:10 +0100223 PUBLISH_EVENT(psci_cpu_on_finish);
224
Soby Mathew9d754f62015-04-08 17:42:06 +0100225 /* Populate the mpidr field within the cpu node array */
226 /* This needs to be done only once */
227 psci_cpu_pd_nodes[cpu_idx].mpidr = read_mpidr() & MPIDR_AFFINITY_MASK;
Soby Mathew991d42c2015-06-29 16:30:12 +0100228}